











#### MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333

SLAS721D -AUGUST 2010-REVISED DECEMBER 2015

## MSP430F533x Mixed-Signal Microcontrollers

#### 1 Device Overview

#### 1.1 Features

- Low Supply Voltage Range: 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode (AM):
     All System Clocks Active:
     270 µA/MHz at 8 MHz, 3.0 V, Flash Program Execution (Typical)
  - Standby Mode (LPM3):
     Watchdog With Crystal and Supply Supervisor
     Operational, Full RAM Retention, Fast Wakeup:
     1.8 μA at 2.2 V, 2.1 μA at 3.0 V (Typical)
  - Shutdown Real-Time Clock (RTC) Mode (LPM3.5):
     Shutdown Mode, Active RTC With Crystal: 1.1 µA at 3.0 V (Typical)
  - Shutdown Mode (LPM4.5):
     0.3 μA at 3.0 V (Typical)
- Wake up From Standby Mode in 3 µs (Typical)
- 16-Bit RISC Architecture, Extended Memory, up to 20-MHz System Clock
- Flexible Power-Management System
  - Fully Integrated LDO With Programmable Regulated Core Supply Voltage
  - Supply Voltage Supervision, Monitoring, and Brownout
- Unified Clock System
  - FLL Control Loop for Frequency Stabilization
  - Low-Power Low-Frequency Internal Clock Source (VLO)
  - Low-Frequency Trimmed Internal Reference Source (REFO)
  - 32-kHz Crystals (XT1)
  - High-Frequency Crystals up to 32 MHz (XT2)

#### 1.2 Applications

- Analog and Digital Sensor Systems
- Digital Motor Control
- Remote Controls

- Four 16-Bit Timers With 3, 5, or 7 Capture/Compare Registers
- Two Universal Serial Communication Interfaces (USCIs)
  - USCI\_A0 and USCI\_A1 Each Support:
    - Enhanced UART Supports Automatic Baud-Rate Detection
    - IrDA Encoder and Decoder
    - Synchronous SPI
  - USCI B0 and USCI B1 Each Support:
    - I<sup>2</sup>C
    - Synchronous SPI
- Integrated 3.3-V Power System
- 12-Bit Analog-to-Digital Converter (ADC) With Internal Shared Reference, Sample-and-Hold, and Autoscan Feature
- Dual 12-Bit Digital-to-Analog Converters (DACs) With Synchronization
- Voltage Comparator
- Hardware Multiplier Supports 32-Bit Operations
- Serial Onboard Programming, No External Programming Voltage Needed
- Six-Channel Internal DMA
- RTC Module With Supply Voltage Backup Switch
- Table 3-1 Summarizes the Available Family Members
- For Complete Module Descriptions, See the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208)
- Thermostats
- Digital Timers
- Hand-Held Meters





#### 1.3 Description

The TI MSP430<sup>™</sup> family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows the device to wake up from low-power modes to active mode in 3 µs (typical).

The MSP430F533x devices are microcontrollers with an integrated 3.3-V LDO, a high-performance 12-bit ADC, a comparator, two USCIs, a hardware multiplier, DMA, four 16-bit timers, an RTC module with alarm capabilities, and up to 74 I/O pins.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (2) |
|-----------------|------------|---------------|
| MSP430F5338IPZ  | LQFP (100) | 14 mm × 14 mm |
| MSP430F5338IZQW | BGA (113)  | 7 mm × 7 mm   |

<sup>(1)</sup> For the most current device, package, and ordering information, see the *Package Option Addendum* in Section 8, or see the TI website at www.ti.com.

<sup>(2)</sup> The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 8.



#### 1.4 Functional Block Diagrams

Figure 1-1 shows the functional block diagram for the MSP430F5338 and MSP430F5336 devices.



Figure 1-1. Functional Block Diagram - MSP430F5338, MSP430F5336

Figure 1-2 shows the functional block diagram for the MSP430F5335 and MSP430F5333 devices.



Figure 1-2. Functional Block Diagram - MSP430F5335, MSP430F5333



#### **Table of Contents**

| 1 | Devi        | ce Overview                                                             | <u>1</u>   |   | 5.30        | USCI (UART Mode)                                                 | 31         |
|---|-------------|-------------------------------------------------------------------------|------------|---|-------------|------------------------------------------------------------------|------------|
|   | 1.1         | Features                                                                | . <u>1</u> |   | 5.31        | USCI (SPI Master Mode)                                           | 31         |
|   | 1.2         | Applications                                                            | . <u>1</u> |   | 5.32        | USCI (SPI Slave Mode)                                            | 33         |
|   | 1.3         | Description                                                             | 2          |   | 5.33        | USCI (I <sup>2</sup> C Mode)                                     | 35         |
|   | 1.4         | Functional Block Diagrams                                               | 3          |   | 5.34        | 12-Bit ADC, Power Supply and Input Range                         |            |
| 2 | Revi        | sion History                                                            | 5          |   |             | Conditions                                                       |            |
| 3 |             | ce Comparison                                                           |            |   | 5.35        | 12-Bit ADC, Timing Parameters                                    |            |
| 4 |             | ninal Configuration and Functions                                       |            |   | 5.36        | 12-Bit ADC, Linearity Parameters Using an External               |            |
|   | 4.1         | Pin Designation – MSP430F5338IPZ,                                       | _          |   | <b>-</b> 07 | Reference Voltage                                                | <u>37</u>  |
|   |             | MSP430F5336IPZ                                                          | <u> 7</u>  |   | 5.37        | 12-Bit ADC, Linearity Parameters Using AVCC as Reference Voltage | 37         |
|   | 4.2         | Pin Designation – MSP430F5335IPZ,                                       |            |   | 5.38        | 12-Bit ADC, Linearity Parameters Using the Internal              |            |
|   | 4.0         | MSP430F5333IPZ                                                          | . <u>8</u> |   | 0.00        | Reference Voltage                                                |            |
|   | 4.3         | Pin Designation – MSP430F5338IZQW,<br>MSP430F5336IZQW, MSP430F5335IZQW, |            |   | 5.39        | 12-Bit ADC, Temperature Sensor and Built-In V <sub>MID</sub>     | 38         |
|   |             | MSP430F5333IZQW                                                         | 9          |   | 5.40        | REF, External Reference                                          |            |
|   | 4.4         | Signal Descriptions                                                     | _          |   | 5.41        | REF, Built-In Reference                                          | 40         |
| 5 | Spec        | cifications                                                             |            |   | 5.42        | 12-Bit DAC, Supply Specifications                                |            |
|   | 5.1         | Absolute Maximum Ratings                                                |            |   | 5.43        | 12-Bit DAC, Linearity Specifications                             |            |
|   | 5.2         | ESD Ratings                                                             |            |   | 5.44        | 12-Bit DAC, Output Specifications                                |            |
|   | 5.3         | Recommended Operating Conditions                                        |            |   | 5.45        | 12-Bit DAC, Reference Input Specifications                       |            |
|   | 5.4         | Active Mode Supply Current Into V <sub>CC</sub> Excluding               |            |   | 5.46        | 12-Bit DAC, Dynamic Specifications                               |            |
|   |             | External Current                                                        | <u>17</u>  |   | 5.47        | 12-Bit DAC, Dynamic Specifications (Continued)                   |            |
|   | 5.5         | Low-Power Mode Supply Currents (Into V <sub>CC</sub> )                  |            |   | 5.48        | Comparator_B                                                     |            |
|   |             | Excluding External Current                                              | <u>17</u>  |   | 5.49        | Ports PU.0 and PU.1                                              |            |
|   | 5.6         | Thermal Resistance Characteristics                                      | <u>18</u>  |   | 5.50        | LDO-PWR (LDO Power System)                                       |            |
|   | 5.7         | Schmitt-Trigger Inputs – General-Purpose I/O                            |            |   | 5.51        | Flash Memory                                                     |            |
|   | 5.8         | Inputs – Ports P1, P2, P3, and P4                                       |            |   | 5.52        | JTAG and Spy-Bi-Wire Interface                                   |            |
|   | 5.9         | Leakage Current – General-Purpose I/O                                   | <u>19</u>  | 6 |             | iled Description                                                 |            |
|   | 5.10        | Outputs – General-Purpose I/O (Full Drive                               | 40         | Ū | 6.1         | Overview                                                         |            |
|   | E 11        | Strength)                                                               | <u>19</u>  |   | 6.2         | CPU                                                              | _          |
|   | 5.11        | Outputs – General-Purpose I/O (Reduced Drive Strength)                  | 20         |   | 6.3         | Instruction Set                                                  |            |
|   | 5.12        | Output Frequency – Ports P1, P2, and P3                                 | _          |   | 6.4         | Operating Modes                                                  |            |
|   | 5.13        | Typical Characteristics – Outputs, Reduced Drive                        | 20         |   | 6.5         | Interrupt Vector Addresses                                       |            |
|   | 00          | Strength (PxDS.y = 0)                                                   | 21         |   |             | •                                                                |            |
|   | 5.14        |                                                                         |            |   | 6.6         | Memory                                                           |            |
|   |             | Strength (PxDS.y = 1)                                                   | <u>22</u>  |   | 6.7         |                                                                  |            |
|   | 5.15        | Crystal Oscillator, XT1, Low-Frequency Mode                             | <u>23</u>  |   | 6.8         | JTAG Operation                                                   |            |
|   | 5.16        | Crystal Oscillator, XT2                                                 | <u>24</u>  |   | 6.9         | Flash Memory (Link to User's Guide)                              |            |
|   | 5.17        | Internal Very-Low-Power Low-Frequency Oscillator                        |            |   |             | RAM (Link to User's Guide)                                       |            |
|   | <b>5</b> 40 | (VLO)                                                                   | <u>25</u>  |   | 6.11        | Backup RAM                                                       |            |
|   | 5.18        | Internal Reference, Low-Frequency Oscillator (REFO)                     | 25         |   | 6.12        | Peripherals                                                      |            |
|   | 5.19        | DCO Frequency                                                           |            |   | 6.13        | Input/Output Schematics                                          |            |
|   | 5.20        | PMM, Brownout Reset (BOR)                                               | _          | - | 6.14        | Device Descriptors                                               |            |
|   | 5.21        | PMM, Core Voltage                                                       |            | 7 |             | ·                                                                | <u>101</u> |
|   |             |                                                                         | _          |   | 7.1         |                                                                  | 101        |
|   | 5.22        | PMM, SVS High Side                                                      | <u>28</u>  |   | 7.2         | • •                                                              | 104        |
|   | 5.23        | PMM, SVS Low Side                                                       |            |   | 7.3         |                                                                  | <u>104</u> |
|   | 5.24        | PMM, SVM Low Side                                                       |            |   | 7.4         | •                                                                | 105        |
|   | 5.25        | PMM, SVM Low Side                                                       | <u>29</u>  |   | 7.5         |                                                                  | 105        |
|   | 5.26        | Wake-up Times From Low-Power Modes and Reset                            | 29         |   | 7.6         | <u> </u>                                                         | 105        |
|   | 5.27        | Timer_A, Timers TA0, TA1, and TA2                                       | _          |   | 7.7         | Export Control Notice                                            |            |
|   | 5.28        | Timer_B, Timer TB0                                                      |            |   | 7.8         |                                                                  | 105        |
|   | 5.29        | Battery Backup                                                          |            | 8 | Mech        | hanical, Packaging, and Orderable                                |            |
|   | 5.25        | -andi y buomap                                                          |            |   |             |                                                                  |            |



www.ti.com

Information ...... <u>105</u>

### 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Chan | ges from August 5, 2013 to December 8, 2015                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Page                                                |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| •    | Document format and organization changes throughout, including addition of section numbering.  Moved all functional block diagrams to Section 1.4, Functional Block Diagrams.  Added USB column to Table 3-1, Family Members  Added Section 3, Device Comparison, and moved Table 3-1, Family Members to it.  Added "Port U is supplied by the LDOO rail" to the PU.0 and PU.1 descriptions in Table 4-1, Signal Descriptions Moved all electrical specifications to Section 5.  Added Section 5.2, ESD Ratings.  Added note to $C_{VCORE}$ .  Added note to $C_{VCORE}$ .  Added note to $R_{Pull}$ .  Changed TYP value of $C_{L,eff}$ with Test Conditions of "XTS = 0, XCAPx = 0" from 2 pF to 1 pF.  In $V_{BAT3}$ parameter description, changed from " $V_{BAT3} \neq V_{BAT}/3$ " to " $V_{BAT3} = V_{BAT}/3$ ".  Changed from $f_{DAC12\_0OUT}$ to $f_{DAC12\_1OUT}$ in the first row of the Test Conditions for the "Channel-to-channel" | 6<br>6<br>15<br>15<br>15<br>18<br>23                |
| •    | Changed the value of DAC12_xDAT from 7F7h to F7Fh and changed the x-axis label from f <sub>Toggle</sub> to 1/f <sub>Toggle</sub> in Figure 5-22, Crosstalk Test Conditions  Corrected the spelling of the MRG bits in the f <sub>MCLK,MRG</sub> parameter  Removed RTC_B from LPM4.5 wake-up options.  Throughout document, changed all instances of "bootstrap loader" to "bootloader".  Added the paragraph that starts "The application report Using the MSP430 RTC_B"                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <u>49</u><br><u>52</u>                              |
| •    | Corrected names of interrupt events PMMSWBOR (BOR) and PMMSWPOR (POR) in Table 6-10, System Module Interrupt Vector Registers  Corrected spelling of NMIIFG (added missing "I") in Table 6-10, System Module Interrupt Vector Registers  Added P7SEL.2 and XT2BYPASS inputs with AND and OR gates in Figure 6-10, Port P7 (P7.3) Schematic  Changed P7SEL.3 column from X to 0 for "P7.3 (I/O)" rows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <u>60</u><br><u>92</u><br><u>97</u><br>. <u>101</u> |



#### 3 Device Comparison

Table 3-1 summarizes the available family members.

#### Table 3-1. Family Members (1)(2)

|             |               |              |                        |                        | USCI                                |                                        |                  |                 |                |     |     |                    |
|-------------|---------------|--------------|------------------------|------------------------|-------------------------------------|----------------------------------------|------------------|-----------------|----------------|-----|-----|--------------------|
| DEVICE      | FLASH<br>(KB) | SRAM<br>(KB) | Timer_A <sup>(3)</sup> | Timer_B <sup>(4)</sup> | CHANNEL<br>A:<br>UART,<br>IrDA, SPI | CHANNEL<br>B:<br>SPI, I <sup>2</sup> C | ADC12_A<br>(Ch)  | DAC12_A<br>(Ch) | Comp_B<br>(Ch) | USB | 1/0 | PACKAGE            |
| MSP430F5338 | 256           | 18           | 5, 3, 3                | 7                      | 2                                   | 2                                      | 12 ext,<br>4 int | 2               | 12             | No  | 74  | 100 PZ,<br>113 ZQW |
| MSP430F5336 | 128           | 18           | 5, 3, 3                | 7                      | 2                                   | 2                                      | 12 ext,<br>4 int | 2               | 12             | No  | 74  | 100 PZ,<br>113 ZQW |
| MSP430F5335 | 256           | 18           | 5, 3, 3                | 7                      | 2                                   | 2                                      | 12 ext,<br>4 int | -               | 12             | No  | 74  | 100 PZ,<br>113 ZQW |
| MSP430F5333 | 128           | 10           | 5, 3, 3                | 7                      | 2                                   | 2                                      | 12 ext,<br>4 int | -               | 12             | No  | 74  | 100 PZ,<br>113 ZQW |

<sup>(1)</sup> For the most current package and ordering information, see the *Package Option Addendum* in Section 8, or see the TI website at www.ti.com.

<sup>(2)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at <a href="https://www.ti.com/packaging">www.ti.com/packaging</a>.

<sup>(3)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.

<sup>(4)</sup> Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.



#### 4 Terminal Configuration and Functions

#### 4.1 Pin Designation – MSP430F5338IPZ, MSP430F5336IPZ

Figure 4-1 shows the pinout for the MSP430F5338 and MSP430F5336 devices in the PZ package.



Figure 4-1. 100-Pin PZ Package (Top View) - MSP430F5338, MSP430F5336

#### 4.2 Pin Designation – MSP430F5335IPZ, MSP430F5333IPZ

Figure 4-2 shows the pinout for the MSP430F5335 and MSP430F5333 devices in the PZ package.



Figure 4-2. 100-Pin PZ Package (Top View) - MSP430F5335, MSP430F5333



# 4.3 Pin Designation – MSP430F5338IZQW, MSP430F5336IZQW, MSP430F5335IZQW, MSP430F5333IZQW

Figure 4-3 shows the pin diagram for all devices in the ZQW package. See Section 4.4 for pin assignments and descriptions.

#### ZQW PACKAGE (TOP VIEW)



NOTE: For terminal assignments, see Table 4-1

Figure 4-3. 113-Pin ZQW Package (Top View) – MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333

#### 4.4 **Signal Descriptions**

Table 4-1 describes the signals for all device variants and packages.

#### **Table 4-1. Signal Descriptions**

|                      |    |           | Tabi               | e 4-1. Signai Descriptions                                                                                                                        |  |
|----------------------|----|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TERMINAL             |    |           |                    |                                                                                                                                                   |  |
| NAME                 |    | 0.        | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                       |  |
|                      | PZ | ZQW       |                    | General-purpose digital I/O                                                                                                                       |  |
| P6.4/CB4/A4          | 4  | ۸.1       | I/O                |                                                                                                                                                   |  |
| P0.4/CB4/A4          | 1  | A1        | 1/0                | Comparator_B input CB4                                                                                                                            |  |
|                      |    |           |                    | Analog input A4 – ADC  General-purpose digital I/O                                                                                                |  |
| P6.5/CB5/A5          | 2  | B2        | I/O                | , , ,                                                                                                                                             |  |
| F0.5/CB5/A5          | 2  | DZ        | 1/0                | Comparator_B input CB5                                                                                                                            |  |
|                      |    |           |                    | Analog input A5 – ADC  General-purpose digital I/O                                                                                                |  |
|                      |    |           |                    | Comparator_B input CB6                                                                                                                            |  |
| P6.6/CB6/A6/DAC0 3   |    | B1        | I/O                |                                                                                                                                                   |  |
|                      |    |           |                    | Analog input A6 – ADC                                                                                                                             |  |
|                      |    |           |                    | DAC12.0 output (not available on F5335 and F5333 devices)                                                                                         |  |
| P6.7/CB7/A7/DAC1 4 0 |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
|                      |    | C2        | I/O                | Comparator_B input CB7                                                                                                                            |  |
|                      |    |           |                    | Analog input A7 – ADC                                                                                                                             |  |
|                      |    |           |                    | DAC12.1 output (not available on F5335 and F5333 devices)                                                                                         |  |
|                      |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
| P7.4/CB8/A12 5       |    | C1        | I/O                | Comparator_B input CB8                                                                                                                            |  |
|                      |    |           |                    | Analog input A12 –ADC                                                                                                                             |  |
|                      |    | _         |                    | General-purpose digital I/O                                                                                                                       |  |
| P7.5/CB9/A13 6 C:    |    | C3        | I/O                | Comparator_B input CB9                                                                                                                            |  |
|                      |    |           |                    | Analog input A13 – ADC                                                                                                                            |  |
|                      |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
| P7.6/CB10/A14/DAC0   | 7  | D2        | I/O                | Comparator_B input CB10                                                                                                                           |  |
|                      |    |           |                    | Analog input A14 – ADC                                                                                                                            |  |
|                      |    |           |                    | DAC12.0 output (not available on F5335 and F5333 devices)                                                                                         |  |
|                      |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
| P7.7/CB11/A15/DAC1   | 8  | D1        | I/O                | Comparator_B input CB11                                                                                                                           |  |
| , «2 ,               |    |           | ., 0               | Analog input A15 – ADC                                                                                                                            |  |
|                      |    |           |                    | DAC12.1 output (not available on F5335 and F5333 devices)                                                                                         |  |
|                      |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
| P5.0/VREF+/VeREF+    | 9  | D4        | I/O                | Output of reference voltage to the ADC                                                                                                            |  |
|                      |    |           |                    | Input for an external reference voltage to the ADC                                                                                                |  |
|                      |    |           |                    | General-purpose digital I/O                                                                                                                       |  |
| P5.1/VREF-/VeREF-    | 10 | E4        | I/O                | Negative terminal for the reference voltage of the ADC for both sources, the internal reference voltage, or an external applied reference voltage |  |
| AVCC1                | 11 | E1,<br>E2 |                    | Analog power supply                                                                                                                               |  |
| AVSS1                | 12 | F2        |                    | Analog ground supply                                                                                                                              |  |
| XIN                  | 13 | F1        | I                  | Input terminal for crystal oscillator XT1                                                                                                         |  |
| XOUT                 | 14 | G1        | 0                  | Output terminal of crystal oscillator XT1                                                                                                         |  |

<sup>(1)</sup> I = input, O = output, N/A = not available on this package offering



| NAME   NO.   PZ   ZQW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVSS2  15 G2  Analog ground supply  General-purpose digital I/O  P5.6/ADC12CLK/DMAE0  16 H1 I/O Conversion clock output ADC  DMA external trigger input  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I²C data  P2.2/P2MAP2  19 J1 I/O General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function                                        |
| AVSS2  15 G2  Analog ground supply  General-purpose digital I/O  P5.6/ADC12CLK/DMAE0  16 H1 I/O Conversion clock output ADC  DMA external trigger input  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I <sup>2</sup> C data  P2.2/P2MAP2  19 J1 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I <sup>2</sup> C data  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I <sup>2</sup> C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function |
| P5.6/ADC12CLK/DMAE0  16 H1 I/O Conversion clock output ADC DMA external trigger input  P2.0/P2MAP0  17 G4 I/O General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output  P2.1/P2MAP1  18 H2 I/O General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I²C data  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  P2.3/P2MAP3  20 H4 I/O General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                      |
| P5.6/ADC12CLK/DMAE0  16 H1 I/O Conversion clock output ADC DMA external trigger input  P2.0/P2MAP0  17 G4 I/O General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I <sup>2</sup> C data  P2.2/P2MAP2  19 J1 I/O General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I <sup>2</sup> C clock General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 Clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable General-purpose digital I/O with port interrupt and mappable secondary function                                                           |
| DMA external trigger input    DMA external trigger input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P2.0/P2MAP0  17 G4 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I <sup>2</sup> C data  P2.2/P2MAP2  19 J1 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I <sup>2</sup> C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I <sup>2</sup> C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enables  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enables  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                |
| P2.0/P2MAP0  17 G4 I/O  Default mapping: USCI_B0 SPI slave transmit enable; USCI_A0 clock input/output  P2.1/P2MAP1  18 H2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I²C data  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  P2.3/P2MAP3  20 H4 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P2.1/P2MAP1  18 H2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I²C data  P2.2/P2MAP2  19 J1 I/O  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enables  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P2.1/P2MAP1  18 H2 I/O  Default mapping: USCI_B0 SPI slave in/master out; USCI_B0 I <sup>2</sup> C data  P2.2/P2MAP2  19 J1 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I <sup>2</sup> C clock  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  P2.4/P2MAP4  21 J2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| P2.2/P2MAP2  19 J1 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  P2.3/P2MAP3  20 H4 I/O  General-purpose digital I/O with port interrupt and mappable secondary function  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function  P2.4/P2MAP4  21 J2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P2.3/P2MAP3  20 H4 I/O  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out/master in; USCI_B0 I²C clock  General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2.3/P2MAP3  20 H4 I/O  Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  P2.4/P2MAP4  21 J2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable  P2.4/P2MAP4  21 J2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P2.4/P2MAP4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P2.5/P2MAP5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P2.5/P2MAP5  22 K1 I/O Default mapping: USCI_A0 UART receive data; USCI_A0 slave out/master in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P2.6/P2MAP6  23 K2 I/O  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Default mapping: no secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P2.7/P2MAP7  General-purpose digital I/O with port interrupt and mappable secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Default mapping: no secondary function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DVCC1 25 L1 Digital power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DVSS1 26 M1 Digital ground supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCORE <sup>(2)</sup> 27 M2 Regulated core power supply (internal use only, no external current loading)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P5.2 28 L3 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DVSS 29 M3 Digital ground supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DNC 30 J4 Do not connect. It is strongly recommended to leave this terminal open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P5.3 31 L4 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P5.4 32 M4 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P5.5 33 J5 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| General-purpose digital I/O with port interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P1.0/TA0CLK/ACLK 34 L5 I/O Timer TA0 clock signal TACLK input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ACLK output (divided by 1, 2, 4, 8, 16, or 32)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| General-purpose digital I/O with port interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P1.1/TA0.0 35 M5 I/O Timer TA0 CCR0 capture: CCI0A input, compare: Out0 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BSL transmit output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| General-purpose digital I/O with port interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P1.2/TA0.1 36 J6 I/O Timer TA0 CCR1 capture: CCI1A input, compare: Out1 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BSL receive input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| General-purpose digital I/O with port interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P1.3/TA0.2 37 H6 I/O Timer TA0 CCR2 capture: CCI2A input, compare: Out2 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

<sup>(2)</sup> VCORE is for internal use only. No external current loading is possible. VCORE should only be connected to the recommended capacitor value, C<sub>VCORE</sub>.

www.ti.com

| TERMINAL          |      |                    |             |                                                                 |
|-------------------|------|--------------------|-------------|-----------------------------------------------------------------|
| NAME NO.          |      | I/O <sup>(1)</sup> | DESCRIPTION |                                                                 |
| NAME              | PZ   | ZQW                |             |                                                                 |
| P1.4/TA0.3        | 38   | M6                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    |             | Timer TA0 CCR3 capture: CCl3A input compare: Out3 output        |
| P1.5/TA0.4        | 39   | L6                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    |             | Timer TA0 CCR4 capture: CCI4A input, compare: Out4 output       |
| P1.6/TA0.1        | 40   | J7                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    |             | Timer TA0 CCR1 capture: CCI1B input, compare: Out1 output       |
| P1.7/TA0.2        | 41   | M7                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    |             | Timer TA0 CCR2 capture: CCl2B input, compare: Out2 output       |
|                   |      |                    |             | General-purpose digital I/O with port interrupt                 |
| P3.0/TA1CLK/CBOUT | 42   | L7                 | I/O         | Timer TA1 clock input                                           |
|                   |      |                    |             | Comparator_B output                                             |
| P3.1/TA1.0        | 43   | H7                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    |             | Timer TA1 capture CCR0: CCI0A/CCI0B input, compare: Out0 output |
| P3.2/TA1.1        | 44   | M8                 | I/O         | General-purpose digital I/O with port interrupt                 |
|                   |      |                    | ., -        | Timer TA1 capture CCR1: CCI1A/CCI1B input, compare: Out1 output |
| P3.3/TA1.2        | 45   | L8                 | I/O         | General-purpose digital I/O with port interrupt                 |
| 1 0.0, 17 (1.2    |      |                    | ., 0        | Timer TA1 capture CCR2: CCI2A/CCI2B input, compare: Out2 output |
|                   |      |                    |             | General-purpose digital I/O with port interrupt                 |
| P3.4/TA2CLK/SMCLK | 46   | J8                 | I/O         | Timer TA2 clock input                                           |
|                   |      |                    |             | SMCLK output                                                    |
| P3.5/TA2.0        | 47   | M9                 | I/O         | General-purpose digital I/O with port interrupt                 |
| 1 3.3/172.0       | 41   | IVIO               | 1/0         | Timer TA2 capture CCR0: CCI0A/CCI0B input, compare: Out0 output |
| P3.6/TA2.1        | 48   | L9                 | I/O         | General-purpose digital I/O with port interrupt                 |
| 1 3.0/1742.1      | 40   | LJ                 | 1/0         | Timer TA2 capture CCR1: CCI1A/CCI1B input, compare: Out1 output |
| P3.7/TA2.2        | 49   | M10                | I/O         | General-purpose digital I/O with port interrupt                 |
| 1 3.7/1742.2      | 40   | IVITO              | 1/0         | Timer TA2 capture CCR2: CCI2A/CCI2B input, compare: Out2 output |
| P4.0/TB0.0        | 50   | J9                 | I/O         | General-purpose digital I/O with port interrupt                 |
| F4.0/1B0.0        | 30   | 39                 | 1/0         | Timer TB0 capture CCR0: CCI0A/CCI0B input, compare: Out0 output |
| P4.1/TB0.1        | 51   | M11                | I/O         | General-purpose digital I/O with port interrupt                 |
| F4.1/1B0.1        | 5    | IVIII              | 1/0         | Timer TB0 capture CCR1: CCI1A/CCI1B input, compare: Out1 output |
| P4.2/TB0.2        | 52   | L10                | I/O         | General-purpose digital I/O with port interrupt                 |
| F4.2/1B0.2        | 52   | LIU                | 1/0         | Timer TB0 capture CCR2: CCI2A/CCI2B input, compare: Out2 output |
| D4 2/TP0 2        | 53   | M12                | I/O         | General-purpose digital I/O with port interrupt                 |
| P4.3/TB0.3        | 5    | IVIIZ              | 1/0         | Timer TB0 capture CCR3: CCI3A/CCI3B input, compare: Out3 output |
| D4 4/TP0 4        | 54   | L12                | I/O         | General-purpose digital I/O with port interrupt                 |
| P4.4/TB0.4        | 54   | LIZ                | 1,0         | Timer TB0 capture CCR4: CCI4A/CCI4B input, compare: Out4 output |
| D4 5/TR0 5        | 55   | L11                | I/O         | General-purpose digital I/O with port interrupt                 |
| P4.5/TB0.5        | 55   | LII                | 1/0         | Timer TB0 capture CCR5: CCI5A/CCI5B input, compare: Out5 output |
| D4 6/TP0 6        | E.C. | V44                | 1/0         | General-purpose digital I/O with port interrupt                 |
| P4.6/TB0.6        | 56   | K11                | I/O         | Timer TB0 capture CCR6: CCI6A/CCI6B input, compare: Out6 output |



| NAME   PR   ZQW   PR   ZQW   General-purpose digital I/O with port interrupt   Fa.7/TB0OUTH/SVMOUT   57 K12 I/O   Timer TB0: Switch all PWM outputs high impedance   SVM output   SVM output   General-purpose digital I/O   Timer TB0: Switch all PWM outputs high impedance   SVM output   General-purpose digital I/O   Timer TB0: Switch all PWM outputs high impedance   SVM output   General-purpose digital I/O   Timer TB0: Switch all PWM outputs high impedance   SVM output   General-purpose digital I/O   USCI_B1 SPI slave transmit enable; USCI_A1 clock input/output   General-purpose digital I/O   USCI_A1 SPI slave in/master out   USCI_A1 SPI slave in/master out   USCI_A1 UART transmit data; USCI_A1 SPI slave in/master in   General-purpose digital I/O   USCI_A1 UART receive data; USCI_A1 SPI slave out/master in   General-purpose digital I/O   USCI_A1 UART receive data; USCI_A1 SPI slave transmit enable   USCI_A1 SPI slave    | TERMINAL                                  |    |                    |             |                                                               |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----|--------------------|-------------|---------------------------------------------------------------|--|--|
| P4.7/TB0OUTH/SVMOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NO.                                       |    | I/O <sup>(1)</sup> | DESCRIPTION |                                                               |  |  |
| P4.7/TB0OUTH/SVMOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NAME                                      | PZ | ZQW                |             |                                                               |  |  |
| SVM output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |    |                    |             | General-purpose digital I/O with port interrupt               |  |  |
| P8.0/TB0CLK   58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P4.7/TB0OUTH/SVMOUT                       | 57 | K12                | I/O         | Timer TB0: Switch all PWM outputs high impedance              |  |  |
| P8.0/TBOCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |    |                    |             | SVM output                                                    |  |  |
| P8.1/UCB1STE/UCA1CLK   59   J12   I/O   General-purpose digital I/O   USCI_A1 SPI slave in/master out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Do o TDoOLK                               | 50 | 14.4               | 1/0         | General-purpose digital I/O                                   |  |  |
| P8.1/UCBISTE/UCA1CLK   59   J12   I/O   USCI_B1 SPI slave transmit enable; USCI_A1 clock input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P8.0/TB0CLK                               | 58 | J11                | 1/0         | Timer TB0 clock input                                         |  |  |
| DSCI_B1 SPI slave transmit enable; USCI_A1 clock input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D0 4/1/0D4075/1/04401/                    |    | 140                |             | General-purpose digital I/O                                   |  |  |
| P8.2/UCA1TXD/UCA1SIMO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P8.1/UCB1STE/UCA1CLK                      | 59 | J12                | 1/0         | USCI_B1 SPI slave transmit enable; USCI_A1 clock input/output |  |  |
| USCI_A1 UART transmit data; USCI_A1 SPI slave in/master out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Do 0 // 10 / 17 / 7 / 10 / 10 / 10 / 10 / |    |                    |             | General-purpose digital I/O                                   |  |  |
| P8.4/UCB1CLK/UCA1STE 62 G11 I/O General-purpose digital I/O USCI_B1 clock input/output; USCI_A1 SPI slave transmit enable  DVSS2 63 G12 Digital ground supply  DVCC2 64 F12 Digital power supply General-purpose digital I/O USCI_B1 slave in/master out; USCI_B1 I²C data  P8.5/UCB1SIMO/UCB1SDA 65 F11 I/O P8.6/UCB1SOMI/UCB1SCL 66 G9 I/O General-purpose digital I/O USCI_B1 SPI slave in/master out; USCI_B1 I²C clock  P8.7 67 E12 I/O General-purpose digital I/O USCI_B1 SPI slave out/master in; USCI_B1 I²C clock  P9.0 68 E11 I/O General-purpose digital I/O P9.1 69 F9 I/O General-purpose digital I/O P9.2 70 D12 I/O General-purpose digital I/O P9.3 71 D11 I/O General-purpose digital I/O P9.4 72 E9 I/O General-purpose digital I/O P9.5 73 C12 I/O General-purpose digital I/O P9.6 74 C11 I/O General-purpose digital I/O P9.7 75 D9 I/O General-purpose digital I/O P9.7 76 B112 PU ground supply PU ground supply PU general-purpose digital I/O P9.7 A12 I/O General-purpose digital I/O P9.0 General-purpose digital I/O P9.0 General-purpose digital I/O P9.1 P9.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P8.2/UCA1TXD/UCA1SIMO                     | 60 | H11                | I/O         | USCI_A1 UART transmit data; USCI_A1 SPI slave in/master out   |  |  |
| P8.4/UCB1CLK/UCA1STE 62 G11 I/O General-purpose digital I/O USCI_B1 clock input/output; USCI_A1 SPI slave transmit enable  DVSS2 63 G12 Digital ground supply  DVCC2 64 F12 Digital power supply General-purpose digital I/O USCI_B1 slave in/master out; USCI_B1 I²C data  P8.5/UCB1SIMO/UCB1SDA 65 F11 I/O P8.6/UCB1SOMI/UCB1SCL 66 G9 I/O General-purpose digital I/O USCI_B1 SPI slave in/master out; USCI_B1 I²C clock  P8.7 67 E12 I/O General-purpose digital I/O USCI_B1 SPI slave out/master in; USCI_B1 I²C clock  P9.0 68 E11 I/O General-purpose digital I/O P9.1 69 F9 I/O General-purpose digital I/O P9.2 70 D12 I/O General-purpose digital I/O P9.3 71 D11 I/O General-purpose digital I/O P9.4 72 E9 I/O General-purpose digital I/O P9.5 73 C12 I/O General-purpose digital I/O P9.6 74 C11 I/O General-purpose digital I/O P9.7 75 D9 I/O General-purpose digital I/O P9.7 76 B112 PU ground supply PU ground supply PU general-purpose digital I/O P9.7 A12 I/O General-purpose digital I/O P9.0 General-purpose digital I/O P9.0 General-purpose digital I/O P9.1 P9.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0.1 P0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                           |    |                    |             | Constal purpose digital I/O                                   |  |  |
| P8.4/UCB1CLK/UCA1STE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | P8.3/UCA1RXD/UCA1SOMI 61 H12              |    | H12                | I/O         |                                                               |  |  |
| P8.4/UCB1CLK/UCA1STE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |    |                    |             |                                                               |  |  |
| DVSS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P8.4/UCB1CLK/UCA1STE                      | 62 | G11                | I/O         |                                                               |  |  |
| DVCC2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DV000                                     | 00 | 040                |             |                                                               |  |  |
| P8.5/UCB1SIMO/UCB1SDA   65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |    |                    |             |                                                               |  |  |
| P8.5/UCB1SIMO/UCB1SDA         65         F11         I/O         USCI_B1 SPI slave in/master out; USCI_B1 I²C data           P8.6/UCB1SOMI/UCB1SCL         66         G9         I/O         USCI_B1 SPI slave out/master in; USCI_B1 I²C clock           P8.7         67         E12         I/O         General-purpose digital I/O           P9.0         68         E11         I/O         General-purpose digital I/O           P9.1         69         F9         I/O         General-purpose digital I/O           P9.2         70         D12         I/O         General-purpose digital I/O           P9.3         71         D11         I/O         General-purpose digital I/O           P9.4         72         E9         I/O         General-purpose digital I/O           P9.5         73         C12         I/O         General-purpose digital I/O           P9.6         74         C11         I/O         General-purpose digital I/O           P9.7         75         D9         I/O         General-purpose digital I/O           VSSU         76         B11, B12         PU ground supply           PU.0         77         A12         I/O         General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DVCC2                                     | 64 | F12                |             |                                                               |  |  |
| P8.6/UCB1SOMI/UCB1SCL   66   G9   I/O   General-purpose digital I/O   USCI_B1 SPI slave out/master in; USCI_B1 I <sup>2</sup> C clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P8.5/UCB1SIMO/UCB1SDA                     | 65 | F11                | I/O         |                                                               |  |  |
| P8.6/UCB1SOMI/UCB1SCL         66         G9         I/O         USCI_B1 SPI slave out/master in; USCI_B1 I²C clock           P8.7         67         E12         I/O         General-purpose digital I/O           P9.0         68         E11         I/O         General-purpose digital I/O           P9.1         69         F9         I/O         General-purpose digital I/O           P9.2         70         D12         I/O         General-purpose digital I/O           P9.3         71         D11         I/O         General-purpose digital I/O           P9.4         72         E9         I/O         General-purpose digital I/O           P9.5         73         C12         I/O         General-purpose digital I/O           P9.6         74         C11         I/O         General-purpose digital I/O           P9.7         75         D9         I/O         General-purpose digital I/O           VSSU         76         B11, B12, B12, B12, B12, B13, B13, B13, B13, B13, B13, B13, B13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                           |    |                    |             |                                                               |  |  |
| P8.7         67         E12         I/O         General-purpose digital I/O           P9.0         68         E11         I/O         General-purpose digital I/O           P9.1         69         F9         I/O         General-purpose digital I/O           P9.2         70         D12         I/O         General-purpose digital I/O           P9.3         71         D11         I/O         General-purpose digital I/O           P9.4         72         E9         I/O         General-purpose digital I/O           P9.5         73         C12         I/O         General-purpose digital I/O           P9.6         74         C11         I/O         General-purpose digital I/O           P9.7         75         D9         I/O         General-purpose digital I/O           VSSU         76         B11, B12         PU ground supply           PU.0         77         A12         I/O         General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.           NC         78         B10         No connect           PU.1         General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P8.6/UCB1SOMI/UCB1SCL                     | 66 | G9                 | I/O         |                                                               |  |  |
| P9.0         68         E11         I/O         General-purpose digital I/O           P9.1         69         F9         I/O         General-purpose digital I/O           P9.2         70         D12         I/O         General-purpose digital I/O           P9.3         71         D11         I/O         General-purpose digital I/O           P9.4         72         E9         I/O         General-purpose digital I/O           P9.5         73         C12         I/O         General-purpose digital I/O           P9.6         74         C11         I/O         General-purpose digital I/O           P9.7         75         D9         I/O         General-purpose digital I/O           VSSU         76         B11, B12         PU ground supply           PU.0         77         A12         I/O         General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.           NC         78         B10         No connect           PU.1         70         General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |    |                    |             |                                                               |  |  |
| P9.1         69         F9         I/O         General-purpose digital I/O           P9.2         70         D12         I/O         General-purpose digital I/O           P9.3         71         D11         I/O         General-purpose digital I/O           P9.4         72         E9         I/O         General-purpose digital I/O           P9.5         73         C12         I/O         General-purpose digital I/O           P9.6         74         C11         I/O         General-purpose digital I/O           P9.7         75         D9         I/O         General-purpose digital I/O           VSSU         76         B11, B12         PU ground supply           PU.0         77         A12         I/O         General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.           NC         78         B10         No connect           PU.1         70         A11         I/O         General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                           |    |                    |             |                                                               |  |  |
| P9.2  70 D12 I/O General-purpose digital I/O  P9.3  71 D11 I/O General-purpose digital I/O  P9.4  72 E9 I/O General-purpose digital I/O  P9.5  73 C12 I/O General-purpose digital I/O  P9.6  74 C11 I/O General-purpose digital I/O  P9.7  75 D9 I/O General-purpose digital I/O  P9.7  PU ground supply  PU.0  76 B11, B12  PU ground supply  PU.0  77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  NC  78 B10  No connect  PU.1  PU General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  PU.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                           |    |                    |             |                                                               |  |  |
| P9.3 71 D11 I/O General-purpose digital I/O P9.4 72 E9 I/O General-purpose digital I/O P9.5 73 C12 I/O General-purpose digital I/O P9.6 74 C11 I/O General-purpose digital I/O P9.7 75 D9 I/O General-purpose digital I/O VSSU 76 B11, B12 PU ground supply PU.0 77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail. NC 78 B10 No connect PU.1 General-purpose digital I/O, controlled by PU control register. Port U is supplied by General-purpose digital I/O, controlled by PU control register. Port U is supplied by PU control register. Port U is supplied by PU control register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                           |    |                    |             |                                                               |  |  |
| P9.4 72 E9 I/O General-purpose digital I/O P9.5 73 C12 I/O General-purpose digital I/O P9.6 74 C11 I/O General-purpose digital I/O P9.7 75 D9 I/O General-purpose digital I/O VSSU 76 B11, B12 PU ground supply PU.0 77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail. NC 78 B10 No connect PU.1 70 A11 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |    |                    |             | General-purpose digital I/O                                   |  |  |
| P9.5  73 C12 I/O General-purpose digital I/O P9.6  74 C11 I/O General-purpose digital I/O P9.7  75 D9 I/O General-purpose digital I/O VSSU  76 B11, B12 PU ground supply PU.0  77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail. NC  78 B10 No connect PU.1  REL1  REL | P9.3                                      | 71 | D11                | I/O         | General-purpose digital I/O                                   |  |  |
| P9.6  74 C11 I/O General-purpose digital I/O  P9.7  75 D9 I/O General-purpose digital I/O  VSSU  76 B11, B12  PU ground supply  PU.0  77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  NC  78 B10 No connect  PU.1  PU.1  PU.0  R11 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by Control register. Port U is supplied by Control register. Port U is supplied by Control register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P9.4                                      | 72 | E9                 | I/O         |                                                               |  |  |
| P9.7 75 D9 I/O General-purpose digital I/O  VSSU 76 B11, B12 PU ground supply  PU.0 77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  NC 78 B10 No connect  PU.1 70 A11 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | 73 |                    |             |                                                               |  |  |
| VSSU  76 B11, B12  PU ground supply  PU.0  77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  NC  78 B10  No connect  PU.1  General-purpose digital I/O, controlled by PU control register. Port U is supplied by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P9.6                                      | 74 | C11                |             |                                                               |  |  |
| PU.0 77 A12 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by the LDOO rail.  NC 78 B10 No connect  PU.1 70 A11 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P9.7                                      | 75 |                    | I/O         | General-purpose digital I/O                                   |  |  |
| NC 78 B10 No connect  PULL TO A 12 I/O the LDOO rail.  NO General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VSSU                                      | 76 |                    |             | PU ground supply                                              |  |  |
| BIL1 70 A11 I/O General-purpose digital I/O, controlled by PU control register. Port U is supplied by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PU.0                                      | 77 | A12                | I/O         |                                                               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NC                                        | 78 | B10                |             | No connect                                                    |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PU.1                                      | 79 | A11                | I/O         |                                                               |  |  |
| LDOI 80 A10 LDO input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LDOI                                      | 80 | A10                |             | LDO input                                                     |  |  |
| LDOO 81 A9 LDO output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LDOO                                      | 81 | A9                 |             | LDO output                                                    |  |  |
| NC 82 B9 No connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NC                                        | 82 | B9                 |             | No connect                                                    |  |  |
| AVSS3 83 A8 Analog ground supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AVSS3                                     | 83 | A8                 |             | Analog ground supply                                          |  |  |
| P7.2/XT2IN 84 B8 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P7 2/XT2IN                                | ΩΛ | Rρ                 | 1/0         | General-purpose digital I/O                                   |  |  |
| Input terminal for crystal oscillator XT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I I .Z/ \ I ZIIN                          | 04 | 100                | 1,0         | Input terminal for crystal oscillator XT2                     |  |  |
| P7.3/XT2OUT 85 B7 I/O General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D7 3/VT2OLIT                              | 0F | D7                 | 1/0         | General-purpose digital I/O                                   |  |  |
| P7.3/XT2OUT 85 B7 I/O Output terminal of crystal oscillator XT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | F1.3/AIZUUI                               | 65 | D/                 | 1/0         | Output terminal of crystal oscillator XT2                     |  |  |



| TERMINAL        |     | Table                                                              |          | Signal Descriptions (continued)                                                                                                                  |
|-----------------|-----|--------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMINAL        |     | I/O <sup>(1)</sup>                                                 | DECODINE |                                                                                                                                                  |
| NAME            | PZ  | O.<br>ZQW                                                          | 1/0      | DESCRIPTION                                                                                                                                      |
| VBAK            | 86  | A7                                                                 |          | Capacitor for backup subsystem. Do not load this pin externally. For capacitor values, see C <sub>BAK</sub> in Recommended Operating Conditions. |
| VBAT            | 87  | D8                                                                 |          | Backup or secondary supply voltage. If backup voltage is not supplied, connect to DVCC externally.                                               |
| P5.7/RTCCLK     | 88  | D7                                                                 | I/O      | General-purpose digital I/O RTCCLK output                                                                                                        |
| DVCC3           | 89  | A6                                                                 |          | Digital power supply                                                                                                                             |
| DVSS3           | 90  | A5                                                                 |          | Digital ground supply                                                                                                                            |
| TEST/SBWTCK     | 91  | В6                                                                 | ı        | Test mode pin; selects digital I/O on JTAG pins Spy-Bi-Wire input clock                                                                          |
| PJ.0/TDO        | 92  | B5                                                                 | I/O      | General-purpose digital I/O                                                                                                                      |
|                 |     |                                                                    |          | Test data output port                                                                                                                            |
| PJ.1/TDI/TCLK   | 93  | A4                                                                 | I/O      | General-purpose digital I/O                                                                                                                      |
|                 |     |                                                                    |          | Test data input or test clock input                                                                                                              |
| PJ.2/TMS        | 94  | E7                                                                 | I/O      | General-purpose digital I/O                                                                                                                      |
| . 0.2,0         |     |                                                                    | ., 0     | Test mode select                                                                                                                                 |
| PJ.3/TCK        | 95  | D6                                                                 | I/O      | General-purpose digital I/O                                                                                                                      |
| 10.0,1010       |     |                                                                    | ., 0     | Test clock                                                                                                                                       |
|                 |     |                                                                    |          | Reset input (active low) <sup>(3)</sup>                                                                                                          |
| RST/NMI/SBWTDIO | 96  | АЗ                                                                 | I/O      | Nonmaskable interrupt input                                                                                                                      |
|                 |     |                                                                    |          | Spy-Bi-Wire data input/output                                                                                                                    |
|                 |     |                                                                    |          | General-purpose digital I/O                                                                                                                      |
| P6.0/CB0/A0     | 97  | B4                                                                 | I/O      | Comparator_B input CB0                                                                                                                           |
|                 |     |                                                                    |          | Analog input A0 – ADC                                                                                                                            |
|                 |     |                                                                    |          | General-purpose digital I/O                                                                                                                      |
| P6.1/CB1/A1     | 98  | В3                                                                 | I/O      | Comparator_B input CB1                                                                                                                           |
|                 |     |                                                                    |          | Analog input A1 – ADC                                                                                                                            |
|                 |     |                                                                    |          | General-purpose digital I/O                                                                                                                      |
| P6.2/CB2/A2     | 99  | A2                                                                 | I/O      | Comparator_B input CB2                                                                                                                           |
|                 |     |                                                                    |          | Analog input A2 – ADC                                                                                                                            |
|                 |     |                                                                    |          | General-purpose digital I/O                                                                                                                      |
| P6.3/CB3/A3     | 100 | D5                                                                 | I/O      | Comparator_B input CB3                                                                                                                           |
|                 |     |                                                                    |          | Analog input A3 – ADC                                                                                                                            |
| Reserved        | N/A | E5,<br>E6,<br>E8,<br>F4,<br>F5,<br>F8,<br>G5,<br>G8,<br>H5,<br>H8, |          | Reserved. TI recommends connecting to ground (DVSS, AVSS).                                                                                       |

<sup>(3)</sup> When this pin is configured as reset, the internal pullup resistor is enabled by default.



#### 5 Specifications

#### 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                        | MIN  | MAX                   | UNIT |
|------------------------------------------------------------------------|------|-----------------------|------|
| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>                  | -0.3 | 4.1                   | V    |
| Voltage applied to any pin (excluding VCORE, VBUS, V18) <sup>(2)</sup> | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Diode current at any device pin                                        |      | ±2                    | mA   |
| Maximum junction temperature, T <sub>J</sub>                           |      | 95                    | °C   |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup>                   | -55  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 ESD Ratings

|                                   |                         |                                                                     | VALUE | UNIT |
|-----------------------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostation | Floatroatatio disaboras | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 | \/   |
|                                   | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

#### 5.3 Recommended Operating Conditions

|                                           |                                                                                                |                         | MIN  | NOM | MAX | UNIT |  |
|-------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|------|-----|-----|------|--|
| V <sub>CC</sub>                           |                                                                                                | PMMCOREVx = 0           | 1.8  |     | 3.6 |      |  |
|                                           | Supply voltage during program execution and flash programming (AVCC1 = DVCC1 = DVCC2 = DVCC3 = | PMMCOREVx = 0, 1        | 2.0  |     | 3.6 | V    |  |
|                                           | $DV_{CC} = V_{CC})^{(1)(2)}$                                                                   | PMMCOREVx = 0, 1, 2     | 2.2  |     | 3.6 | V    |  |
|                                           |                                                                                                | PMMCOREVx = 0, 1, 2, 3  | 2.4  |     | 3.6 |      |  |
| V <sub>SS</sub>                           | Supply voltage (AVSS1 = AVSS2 = AVSS3 = DVSS1 = DVSS2 = DVSS3 = $V_{SS}$ )                     |                         |      | 0   |     | V    |  |
| M                                         | Pools in cumply voltage with DTC energtional                                                   | $T_A = 0$ °C to 85°C    | 1.55 |     | 3.6 | V    |  |
| $V_{BAT,RTC}$                             | Backup-supply voltage with RTC operational                                                     | $T_A = -40$ °C to +85°C | 1.70 |     | 3.6 | V    |  |
| $V_{BAT,MEM}$                             | Backup-supply voltage with backup memory retained                                              | $T_A = -40$ °C to +85°C | 1.20 |     | 3.6 | V    |  |
| T <sub>A</sub>                            | Operating free-air temperature                                                                 | I version               | -40  |     | 85  | °C   |  |
| $T_J$                                     | Operating junction temperature                                                                 | I version               | -40  |     | 85  | °C   |  |
| C <sub>BAK</sub>                          | Capacitance at pin VBAK                                                                        |                         | 1    | 4.7 | 10  | nF   |  |
| C <sub>VCORE</sub>                        | Capacitor at VCORE (3)                                                                         |                         |      | 470 |     | nF   |  |
| C <sub>DVCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of DVCC to VCORE                                                               |                         | 10   |     |     |      |  |

<sup>(2)</sup> All voltages referenced to VSS. VCORE is for internal device use only. No external DC loading or voltage should be applied.

<sup>(3)</sup> Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

<sup>(1)</sup> TI recommends powering AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power up and operation.

<sup>(2)</sup> The minimum supply voltage is defined by the supervisor SVS levels when it is enabled. See the threshold parameters in Section 5.22 for the exact values and further details.

<sup>(3)</sup> A capacitor tolerance of ±20% or better is required.



#### **Recommended Operating Conditions (continued)**

|                     |                                                                       |                                                                                                | MIN | NOM MAX | UNIT |
|---------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|---------|------|
|                     |                                                                       | PMMCOREVx = 0,<br>$1.8 \text{ V} \leq \text{V}_{CC} \leq 3.6 \text{ V}$<br>(default condition) | 0   | 8.0     |      |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) (4) (5) (see Figure 5-1) | PMMCOREVx = 1,<br>2 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V                                      | 0   | 12.0    | MHz  |
|                     |                                                                       | PMMCOREVx = 2,<br>2.2 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V                                    | 0   | 16.0    |      |
|                     |                                                                       | PMMCOREVx = 3,<br>2.4 $V \le V_{CC} \le 3.6 V$                                                 | 0   | 20.0    |      |

<sup>(4)</sup> The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse duration of the specified maximum frequency.

<sup>(5)</sup> Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.



The numbers within the fields denote the supported PMMCOREVx settings.

Figure 5-1. Frequency vs Supply Voltage



#### 5.4 Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted) (1) (2) (3)

|                       |                  |                 |           |      | FF   | REQUEN | CY (f <sub>DCC</sub> | = f <sub>MCLK</sub> | = f <sub>SMCL</sub> | к)   |     |      |
|-----------------------|------------------|-----------------|-----------|------|------|--------|----------------------|---------------------|---------------------|------|-----|------|
| PARAMETER             | EXECUTION MEMORY | V <sub>CC</sub> | PMMCOREVx | 1 M  | Hz   | 8 M    | lHz                  | 12 N                | ИHz                 | 20 N | ИHz | UNIT |
|                       |                  |                 |           | TYP  | MAX  | TYP    | MAX                  | TYP                 | MAX                 | TYP  | MAX |      |
|                       |                  |                 | 0         | 0.32 | 0.36 | 2.1    | 2.4                  |                     |                     |      |     |      |
|                       | Floob            | 3 V             | 1         | 0.36 |      | 2.4    |                      | 3.6                 | 4.0                 |      |     | A    |
| IAM, Flash            | Flash            | 3 V             | 2         | 0.37 |      | 2.5    |                      | 3.8                 |                     |      |     | mA   |
|                       |                  |                 | 3         | 0.39 |      | 2.7    |                      | 4.0                 |                     | 6.6  |     |      |
|                       |                  |                 | 0         | 0.18 | 0.21 | 1.0    | 1.2                  |                     |                     |      |     |      |
|                       | DAM              | 3 V             | 1         | 0.20 |      | 1.2    |                      | 1.7                 | 1.9                 |      |     | A    |
| I <sub>AM</sub> , RAM | RAM              | 3 V             | 2         | 0.22 |      | 1.3    |                      | 2.0                 |                     |      |     | mA   |
|                       |                  |                 | 3         | 0.23 |      | 1.4    |                      | 2.1                 |                     | 3.6  |     |      |

<sup>(1)</sup> All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

### 5.5 Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                         | PARAMETER                             | V               | PMMCOREVx    | -40 | )°C | 25  | °C  | 60  | °C  | 85° | Č    | UNIT |
|-------------------------|---------------------------------------|-----------------|--------------|-----|-----|-----|-----|-----|-----|-----|------|------|
|                         | PARAMETER                             | V <sub>CC</sub> | PIVIVICOREVX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX  | UNIT |
|                         | Low nover made 0(3)(4)                | 2.2 V           | 0            | 71  |     | 75  | 87  | 81  |     | 85  | 99   |      |
| ILPM0,1MHz              | Low-power mode 0 <sup>(3)(4)</sup>    | 3 V             | 3            | 78  |     | 83  | 98  | 89  |     | 94  | 108  | μA   |
|                         | Low power made 2 <sup>(5)</sup> (4)   | 2.2 V           | 0            | 6.3 |     | 6.7 | 9.9 | 9.0 |     | 11  | 16   |      |
| I <sub>LPM2</sub>       | Low-power mode 2 <sup>(5)(4)</sup>    | 3 V             | 3            | 6.6 |     | 7.0 | 11  | 10  |     | 12  | 18   | μA   |
|                         |                                       | 2.2 V           | 0            | 1.6 |     | 1.8 | 2.4 | 4.7 |     | 6.5 | 10.5 |      |
|                         |                                       |                 | 1            | 1.6 |     | 1.9 |     | 4.8 |     | 6.6 |      |      |
|                         |                                       |                 | 2            | 1.7 |     | 2.0 |     | 4.9 |     | 6.7 |      |      |
| I <sub>LPM3,XT1LF</sub> | Low-power mode 3, crystal mode (6)(4) |                 | 0            | 1.9 |     | 2.1 | 2.7 | 5.0 |     | 6.8 | 10.8 | μΑ   |
|                         | oryotal modo                          | 3 V             | 1            | 1.9 |     | 2.1 |     | 5.1 |     | 7.0 |      |      |
|                         |                                       | 3 V             | 2            | 2.0 |     | 2.2 |     | 5.2 |     | 7.1 |      |      |
|                         |                                       |                 | 3            | 2.0 |     | 2.2 | 2.9 | 5.4 |     | 7.3 | 12.6 |      |

<sup>(2)</sup> The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.

<sup>(3)</sup> Characterized with program executing typical data processing. LDO disabled (LDOEN = 0). f<sub>ACLK</sub> = 32786 Hz, f<sub>DCO</sub> = f<sub>MCLK</sub> = f<sub>SMCLK</sub> at specified frequency. XTS = CPUOFF = SCG0 = SCG1 = OSCOFF = SMCLKOFF = 0.

<sup>(1)</sup> All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

<sup>(2)</sup> The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance are chosen to closely match the required 9 pF.

<sup>(3)</sup> Current for watchdog timer clocked by SMCLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> = 1 MHz LDO disabled (LDOEN = 0).

<sup>(4)</sup> Current for brownout included. Low-side supervisor and monitors disabled (SVS<sub>L</sub>, SVM<sub>L</sub>). High-side supervisor and monitor disabled (SVS<sub>H</sub>, SVM<sub>H</sub>). RAM retention enabled.

<sup>(5)</sup> Current for watchdog timer clocked by ACLK and RTC clocked by LFXT1 (32768 Hz) included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0).
CPUOFF = 1, SCG0 = 0, SCG1 = 1, OSCOFF = 0 (LPM2), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz; DCO setting = 1 MHz operation, DCO bias generator enabled.
LDO disabled (LDOEN = 0).

<sup>(6)</sup> Current for watchdog timer clocked by ACLK and RTC clocked by LFXT1 (32768 Hz) included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0).
CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz LDO disabled (LDOEN = 0).



#### Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)(2)

|                                  | DADAMETED                                                                                                   | .,              | DMMCODEV  | -40 | )°C | 25  | °C  | 60  | °C  | 85  | ,C   | UNIT |
|----------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----------|-----|-----|-----|-----|-----|-----|-----|------|------|
|                                  | PARAMETER                                                                                                   | V <sub>CC</sub> | PMMCOREVx | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX  | UNII |
|                                  |                                                                                                             |                 | 0         | 0.9 |     | 1.2 | 1.9 | 4.0 |     | 5.9 | 10.3 |      |
| I <sub>LPM3</sub> ,              | Low-power mode 3,<br>VLO mode, Watchdog                                                                     | 3 V             | 1         | 0.9 |     | 1.2 |     | 4.1 |     | 6.0 |      |      |
| VLO,WDT                          | enabled <sup>(7)(4)</sup>                                                                                   | 3 V             | 2         | 1.0 |     | 1.3 |     | 4.2 |     | 6.1 |      | μΑ   |
|                                  |                                                                                                             |                 | 3         | 1.0 |     | 1.3 | 2.2 | 4.3 |     | 6.3 | 11.3 |      |
|                                  |                                                                                                             |                 | 0         | 0.9 |     | 1.1 | 1.8 | 3.9 |     | 5.8 | 10   |      |
|                                  | Low-power mode 4 <sup>(8)(4)</sup>                                                                          | 3 V             | 1         | 0.9 |     | 1.1 |     | 4.0 |     | 5.9 |      |      |
| I <sub>LPM4</sub>                | Low-power mode 4 * * * *                                                                                    | 3 V             | 2         | 1.0 |     | 1.2 |     | 4.1 |     | 6.1 |      | μΑ   |
|                                  |                                                                                                             |                 | 3         | 1.0 |     | 1.2 | 2.1 | 4.2 |     | 6.2 | 11   |      |
| I <sub>LPM3.5,</sub><br>RTC,VCC  | Low-power mode 3.5 (LPM3.5) current with active RTC into primary supply pin DV <sub>CC</sub> <sup>(9)</sup> | 3 V             |           |     |     | 0.5 |     |     |     | 0.8 | 1.4  | μΑ   |
| I <sub>LPM3.5,</sub><br>RTC,VBAT | Low-power mode 3.5 (LPM3.5) current with active RTC into backup supply pin VBAT <sup>(10)</sup>             | 3 V             |           |     |     | 0.6 |     |     |     | 0.8 | 1.4  | μΑ   |
| I <sub>LPM3.5</sub> ,<br>RTC,TOT | Total low-power mode 3.5 (LPM3.5) current with active RTC <sup>(11)</sup>                                   | 3 V             |           | 1.0 |     | 1.1 |     | 1.3 |     | 1.6 | 2.8  | μΑ   |
| I <sub>LPM4.5</sub>              | Low-power mode 4.5 (LPM4.5) (12)                                                                            | 3 V             |           | 0.2 |     | 0.3 | 0.6 | 0.7 |     | 0.9 | 1.4  | μΑ   |

- (7) Current for watchdog timer clocked by VLO included. CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), fACLK = fMCLK = fSMCLK = fDCO = 0 MHz LDO disabled (LDOEN = 0).
- (8) CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1 (LPM4), fDC0 = fACLK = fMCLK = fSMCLK = 0 MHz LDO disabled (LDOEN = 0).
- (9)  $V_{VBAT} = V_{CC}$  0.2 V,  $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0$  MHz,  $f_{ACLK} = 32768$  Hz, PMMREGOFF = 1, RTC in backup domain active (10)  $V_{VBAT} = V_{CC}$  0.2 V,  $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0$  MHz,  $f_{ACLK} = 32768$  Hz, PMMREGOFF = 1, RTC in backup domain active, no current drawn on VBAK
- (11)  $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0$  MHz,  $f_{ACLK} = 32768$  Hz, PMMREGOFF = 1, RTC in backup domain active, no current drawn on VBAK
- (12) Internal regulator disabled. No data retention.
  - CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF = 1 (LPM4.5), fDCO = fACLK = fMCLK = fSMCLK = 0 MHz

#### 5.6 **Thermal Resistance Characteristics**

|                           | PARAMETER                                                        |           | VALUE | UNIT  |
|---------------------------|------------------------------------------------------------------|-----------|-------|-------|
| 0                         | lunction to ambient thermal registeres atill six(1)              | QFP (PZ)  | 122   | °C/W  |
| $\theta_{JA}$             | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> | BGA (ZQW) | 108   | *C/VV |
| 0                         | lunction to each (ton) the small registered (2)                  | QFP (PZ)  | 83    | °C/W  |
| $\theta_{\text{JC(TOP)}}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup>         | BGA (ZQW) | 72    | 10/00 |
| 0                         | Junction-to-board thermal resistance <sup>(3)</sup>              | QFP (PZ)  | 98    | 0000  |
| $\theta_{JB}$             | Junction-to-board thermal resistance (**)                        | BGA (ZQW) | 76    | °C/W  |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.



### 5.7 Schmitt-Trigger Inputs – General-Purpose I/O(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------|------|-----|------|------|
| V                 | Positive going input threshold voltage                          |                                                                  | 1.8 V           | 0.80 |     | 1.40 | V    |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                  | 3 V             | 1.50 |     | 2.10 | ٧    |
| V                 | Negative going input threshold voltage                          |                                                                  | 1.8 V           | 0.45 |     | 1.00 | V    |
| V <sub>IT</sub>   | Negative-going input threshold voltage                          |                                                                  | 3 V             | 0.75 |     | 1.65 | ٧    |
| V                 | Input voltage bystorogic (// // )                               |                                                                  | 1.8 V           | 0.3  |     | 0.8  | V    |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                  | 3 V             | 0.4  |     | 1.0  | ٧    |
| R <sub>Pull</sub> | Pullup or pulldown resistor <sup>(2)</sup>                      | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20   | 35  | 50   | kΩ   |
| CI                | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |      | 5   |      | pF   |

<sup>(1)</sup> Same parametrics apply to clock input pin when crystal bypass mode is used on XT1 (XIN) or XT2 (XT2IN).

#### 5.8 Inputs – Ports P1, P2, P3, and P4<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                     | TEST CONDITIONS                                                                             | V <sub>cc</sub> | MIN | MAX | UNIT |
|--------------------|-------------------------------|---------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| t <sub>(int)</sub> | External interrupt timing (2) | Port P1, P2, P3, P4: P1.x to P4.x,<br>External trigger pulse duration to set interrupt flag | 2.2 V, 3 V      | 20  |     | ns   |

<sup>(1)</sup> Some devices may contain additional ports with interrupts. See the block diagram and terminal function descriptions.

#### 5.9 Leakage Current – General-Purpose I/O

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Px.x)</sub> | High-impedance leakage current | (1)(2)          | 1.8 V, 3 V      | ±50     | nA   |

The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted.

#### 5.10 Outputs – General-Purpose I/O (Full Drive Strength)

|                                           | PARAMETER                           | TEST CONDITIONS                             | V <sub>CC</sub>        | MIN                    | MAX                    | UNIT |
|-------------------------------------------|-------------------------------------|---------------------------------------------|------------------------|------------------------|------------------------|------|
|                                           |                                     | $I_{(OHmax)} = -3 \text{ mA}^{(1)}$         | 1.8 V                  | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |
| /                                         | High lovel output valtage           | $I_{(OHmax)} = -10 \text{ mA}^{(2)}$        | 1.6 V                  | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | V    |
| V <sub>OH</sub> High-level output voltage | $I_{(OHmax)} = -5 \text{ mA}^{(1)}$ | 2.1/                                        | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | <b>v</b>               |      |
|                                           |                                     | $I_{(OHmax)} = -15 \text{ mA}^{(2)}$        | 3 V                    | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |      |
|                                           |                                     | $I_{(OLmax)} = 3 \text{ mA}^{(1)}$          | 1.8 V                  | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| \/                                        |                                     | $I_{(OLmax)} = 10 \text{ mA}^{(2)}$         | 1.6 V                  | V <sub>SS</sub>        | $V_{SS} + 0.60$        | V    |
| $V_{OL}$                                  |                                     | I <sub>(OLmax)</sub> = 5 mA <sup>(1)</sup>  | 2.1/                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
|                                           |                                     | I <sub>(OLmax)</sub> = 15 mA <sup>(2)</sup> | 3 V                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> Also applies to RST pin when pullup or pulldown resistor is enabled.

<sup>(2)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse duration t<sub>(int)</sub> is met. It may be set by trigger signals shorter than t<sub>(int)</sub>.

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.



#### 5.11 Outputs – General-Purpose I/O (Reduced Drive Strength)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                 | PARAMETER                 | TEST CONDITIONS                            | V <sub>cc</sub> | MIN                    | MAX                    | UNIT |
|-----------------|---------------------------|--------------------------------------------|-----------------|------------------------|------------------------|------|
|                 |                           | $I_{(OHmax)} = -1 \text{ mA}^{(2)}$        | 1.8 V           | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |
| /               |                           | $I_{(OHmax)} = -3 \text{ mA}^{(3)}$        | 1.0 V           | V <sub>CC</sub> - 0.60 | $V_{CC}$               | V    |
| V <sub>OH</sub> | High-level output voltage | $I_{(OHmax)} = -2 \text{ mA}^{(2)}$        | 2.1/            | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | v    |
|                 |                           | $I_{\text{(OHmax)}} = -6 \text{ mA}^{(3)}$ | 3 V             | V <sub>CC</sub> - 0.60 | $V_{CC}$               |      |
|                 |                           | $I_{(OLmax)} = 1 \text{ mA}^{(2)}$         | 1.8 V           | $V_{SS}$               | $V_{SS} + 0.25$        |      |
| .,              |                           | $I_{(OLmax)} = 3 \text{ mA}^{(3)}$         | 1.6 V           | V <sub>SS</sub>        | $V_{SS} + 0.60$        | V    |
| V <sub>OL</sub> |                           | $I_{(OLmax)} = 2 \text{ mA}^{(2)}$         | 3 V             | V <sub>SS</sub>        | $V_{SS} + 0.25$        | V    |
|                 |                           | I <sub>(OLmax)</sub> = 6 mA <sup>(3)</sup> | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

<sup>(1)</sup> Selecting reduced drive strength may reduce EMI.

#### 5.12 Output Frequency - Ports P1, P2, and P3

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER              | TEST CONDITIONS                                                                                 | TEST CONDITIONS                           |  |    |       |
|-------------------|------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------|--|----|-------|
|                   | Port output frequency  | P3.4/TA2CLK/SMCLK/S27,                                                                          | V <sub>CC</sub> = 1.8 V,<br>PMMCOREVx = 0 |  | 8  | MHz   |
| † <sub>Px.y</sub> | (with load)            | $C_L = 20 \text{ pF}, R_L = 1 \text{ k}\Omega^{(1)} \text{ or } 3.2 \text{ k}\Omega^{(2)(3)}$   | V <sub>CC</sub> = 3 V,<br>PMMCOREVx = 3   |  | 20 | IVII  |
|                   | Clark output fraguency | P1.0/TA0CLK/ACLK/S39,<br>P3.4/TA2CLK/SMCLK/S27,                                                 | V <sub>CC</sub> = 1.8 V,<br>PMMCOREVx = 0 |  | 8  | MHz   |
| †Port_CLK         | Clock output frequency | $ \begin{array}{c} P2.0 / P2MAP0 \ (P2MAP0 = PM\_MCLK \ ), \\ C_L = 20 \ pF^{(3)} \end{array} $ | V <sub>CC</sub> = 3 V,<br>PMMCOREVx = 3   |  | 20 | IVITZ |

Full drive strength of port: A resistive divider with 2 x 0.5 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

(3) The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> Reduced drive strength of port: A resistive divider with 2 x 1.6 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

#### 5.13 Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)





V<sub>o∟</sub> – Low-Level Output Voltage – V Figure 5-3. Typical Low-Level Output Current vs Low-Level Output Voltage



V<sub>oH</sub> − High-Level Output Voltage − V Figure 5-4. Typical High-Level Output Current vs High-Level Output Voltage



Figure 5-5. Typical High-Level Output Current vs High-Level Output Voltage

#### 5.14 Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)



Figure 5-6. Typical Low-Level Output Current vs Low-Level Output Voltage



Figure 5-7. Typical Low-Level Output Current vs Low-Level Output Voltage



Figure 5-8. Typical High-Level Output Current vs High-Level Output Voltage



V<sub>OH</sub> − High-Level Output Voltage − V Figure 5-9. Typical High-Level Output Current vs High-Level Output Voltage



### 5.15 Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

|                        | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                                                                                           | V <sub>cc</sub> | MIN | TYP    | MAX   | UNIT |
|------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-------|------|
|                        |                                                                                            | $f_{OSC}$ = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 1,<br>$T_A$ = 25°C                                                                                                           |                 |     | 0.075  |       |      |
| $\Delta I_{DVCC,LF}$   | Differential XT1 oscillator crystal current consumption from lowest drive setting, LF mode | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 2, \\ &T_{A} = 25^{\circ}\text{C} \end{aligned} $                                   | 3 V             |     | 0.170  |       | μA   |
|                        |                                                                                            | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 3, \\ &T_{A} = 25^{\circ}\text{C} \end{aligned} $                                   |                 |     | 0.290  |       |      |
| f <sub>XT1,LF0</sub>   | XT1 oscillator crystal frequency, LF mode                                                  | XTS = 0, XT1BYPASS = 0                                                                                                                                                                    |                 |     | 32768  |       | Hz   |
| f <sub>XT1,LF,SW</sub> | XT1 oscillator logic-level square-<br>wave input frequency, LF mode                        | XTS = 0, XT1BYPASS = 1 <sup>(2)</sup> (3)                                                                                                                                                 |                 | 10  | 32.768 | 50    | kHz  |
| $OA_{LF}$              | Oscillation allowance for                                                                  | $ \begin{array}{l} XTS = 0, \\ XT1BYPASS = 0,  XT1DRIVEx = 0, \\ f_{XT1,LF} = \; 32768 \; Hz,  C_{L,eff} = \; 6 \; pF \end{array} $                                                       |                 |     | 210    |       | kΩ   |
| OALF                   | LF crystals <sup>(4)</sup>                                                                 | $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                     |                 |     | 300    |       | K22  |
|                        |                                                                                            | $XTS = 0$ , $XCAPx = 0^{(6)}$                                                                                                                                                             |                 |     | 1      |       |      |
| C <sub>L.eff</sub>     | Integrated effective load                                                                  | XTS = 0, $XCAPx = 1$                                                                                                                                                                      |                 |     | 5.5    |       | pF   |
| OL,eff                 | capacitance, LF mode <sup>(5)</sup>                                                        | XTS = 0, $XCAPx = 2$                                                                                                                                                                      |                 |     | 8.5    |       | рі   |
|                        |                                                                                            | XTS = 0, $XCAPx = 3$                                                                                                                                                                      |                 |     | 12.0   |       |      |
|                        | Duty cycle, LF mode                                                                        | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF} = 32768 \text{ Hz}$                                                                                                                             |                 | 30% |        | 70%   |      |
| f <sub>Fault,LF</sub>  | Oscillator fault frequency,<br>LF mode <sup>(7)</sup>                                      | $XTS = 0^{(8)}$                                                                                                                                                                           |                 | 10  |        | 10000 | Hz   |
| <b>.</b>               | Start-up time, LF mode                                                                     | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{XT1DRIVEx} = 0, \\ &T_A = 25^{\circ}\text{C}, \\ &C_{L,\text{eff}} = 6 \text{ pF} \end{aligned} $ | - 3 V           |     | 1000   |       | mc   |
| t <sub>START,LF</sub>  | State-up time, LF mode                                                                     | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 3, \\ &T_A = 25^{\circ}\text{C}, \\ &C_{L,eff} = 12 \text{ pF} \end{aligned} $      | 3 v             |     | 500    |       | ms   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
- (2) When XT1BYPASS is set, XT1 circuit is automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the XT1DRIVEx settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For XT1DRIVEx = 0,  $C_{L,eff} \le 6$  pF. For XT1DRIVEx = 1, 6 pF  $\le C_{L,eff} \le 9$  pF. For XT1DRIVEx = 2, 6 pF  $\le C_{L,eff} \le 10$  pF. For XT1DRIVEx = 3,  $C_{L,eff} \ge 6$  pF.
- Includes parasitic bond and package capacitance (approximately 2 pF per pin).
  - Because the PCB adds additional capacitance, TI recommends verifying the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.



#### 5.16 Crystal Oscillator, XT2

|                        | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                                 | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |  |
|------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|--|
|                        |                                                            | $f_{OSC} = 4$ MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 0,<br>$T_A = 25^{\circ}C$                                                                                          |                 |     | 200 |     |      |  |
|                        | XT2 oscillator crystal current consumption                 | $\begin{aligned} &f_{OSC} = 12 \text{ MHz, } XT2OFF = 0, \\ &XT2BYPASS = 0, XT2DRIVEx = 1, \\ &T_A = 25^{\circ}C \end{aligned}$                                                 | 3 V             |     | 260 |     | ^    |  |
| I <sub>DVCC,XT2</sub>  |                                                            | $\begin{aligned} &f_{OSC} = 20 \text{ MHz, } \text{XT2OFF} = 0, \\ &\text{XT2BYPASS} = 0, \text{XT2DRIVEx} = 2, \\ &T_{A} = 25^{\circ}\text{C} \end{aligned}$                   | 3 V             |     | 325 |     | μA   |  |
|                        |                                                            | $f_{OSC}$ = 32 MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 3,<br>$T_A$ = 25°C                                                                                                |                 |     | 450 |     |      |  |
| f <sub>XT2,HF0</sub>   | XT2 oscillator crystal frequency, mode 0                   | XT2DRIVEx = 0, $XT2BYPASS = 0$ <sup>(3)</sup>                                                                                                                                   |                 | 4   |     | 8   | MHz  |  |
| f <sub>XT2,HF1</sub>   | XT2 oscillator crystal frequency, mode 1                   | XT2DRIVEx = 1, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                     |                 | 8   |     | 16  | MHz  |  |
| f <sub>XT2,HF2</sub>   | XT2 oscillator crystal frequency, mode 2                   | XT2DRIVEx = 2, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                     |                 | 16  |     | 24  | MHz  |  |
| f <sub>XT2,HF3</sub>   | XT2 oscillator crystal frequency, mode 3                   | XT2DRIVEx = 3, $XT2BYPASS = 0$ <sup>(3)</sup>                                                                                                                                   |                 | 24  |     | 32  | MHz  |  |
| f <sub>XT2,HF,SW</sub> | XT2 oscillator logic-level square-<br>wave input frequency | XT2BYPASS = 1 (4) (3)                                                                                                                                                           |                 | 0.7 |     | 32  | MHz  |  |
|                        |                                                            | $XT2DRIVEx = 0$ , $XT2BYPASS = 0$ , $f_{XT2,HF0} = 6$ MHz, $C_{L,eff} = 15$ pF                                                                                                  |                 |     | 450 |     |      |  |
| 04                     | Oscillation allowance for                                  | $XT2DRIVEx = 1$ , $XT2BYPASS = 0$ , $f_{XT2,HF1} = 12$ MHz, $C_{L,eff} = 15$ pF                                                                                                 |                 |     | 320 |     | Ω    |  |
| OA <sub>HF</sub>       | HF crystals <sup>(5)</sup>                                 | $XT2DRIVEx = 2$ , $XT2BYPASS = 0$ , $f_{XT2,HF2} = 20$ MHz, $C_{L,eff} = 15$ pF                                                                                                 |                 |     | 200 |     | 77   |  |
|                        |                                                            | $XT2DRIVEx = 3$ , $XT2BYPASS = 0$ , $f_{XT2,HF3} = 32$ MHz, $C_{L,eff} = 15$ pF                                                                                                 |                 |     | 200 |     |      |  |
|                        | Start up time                                              | $ \begin{aligned} &f_{OSC} = 6 \text{ MHz} \\ &\text{XT2BYPASS} = 0, \text{ XT2DRIVEx} = 0, \\ &T_{A} = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 15 \text{ pF} \end{aligned} $ | 3 V             |     | 0.5 |     | ma   |  |
| <sup>t</sup> START,HF  | Start-up time                                              | $f_{OSC}$ = 20 MHz<br>XT2BYPASS = 0, XT2DRIVEx = 3,<br>$T_A$ = 25°C, $C_{L,eff}$ = 15 pF                                                                                        | 3 V             | 0   |     |     | ms   |  |
| $C_{L,eff}$            | Integrated effective load capacitance, HF mode (6) (1)     |                                                                                                                                                                                 |                 |     | 1   |     | pF   |  |
|                        | Duty cycle                                                 | Measured at ACLK, f <sub>XT2,HF2</sub> = 20 MHz                                                                                                                                 |                 | 40% | 50% | 60% |      |  |
| f <sub>Fault,HF</sub>  | Oscillator fault frequency <sup>(7)</sup>                  | XT2BYPASS = 1 (8)                                                                                                                                                               |                 | 30  |     | 300 | kHz  |  |

- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- To improve EMI on the XT2 oscillator the following guidelines should be observed.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XT2IN and XT2OUT.
  - Avoid running PCB traces underneath or adjacent to the XT2IN and XT2OUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XT2IN and XT2OUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
- Maximum frequency of operation of the entire device cannot be exceeded.
- When XT2BYPASS is set, the XT2 circuit is automatically powered down.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals.
- Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, TI recommends verifying the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.



#### 5.17 Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| $f_{VLO}$          | VLO frequency                      | Measured at ACLK                | 1.8 V to 3.6 V  | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$   | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |
|                    | Duty cycle                         | Measured at ACLK                | 1.8 V to 3.6 V  | 40% | 50% | 60% |      |

Calculated using the box method: (MAX( $-40^{\circ}$ C to  $+85^{\circ}$ C) – MIN( $-40^{\circ}$ C to  $+85^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $+85^{\circ}$ C) / (85°C – ( $-40^{\circ}$ C)) Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)

#### 5.18 Internal Reference, Low-Frequency Oscillator (REFO)

|                                      | PARAMETER                           | TEST CONDITIONS                 | V <sub>cc</sub> | MIN TYP | MAX   | UNIT |
|--------------------------------------|-------------------------------------|---------------------------------|-----------------|---------|-------|------|
| I <sub>REFO</sub>                    | REFO oscillator current consumption | T <sub>A</sub> = 25°C           | 1.8 V to 3.6 V  | 3       |       | μΑ   |
| f <sub>REFO</sub>                    | REFO frequency calibrated           | Measured at ACLK                | 1.8 V to 3.6 V  | 32768   |       | Hz   |
|                                      | REFO absolute tolerance calibrated  | Full temperature range          | 1.8 V to 3.6 V  |         | ±3.5% |      |
|                                      |                                     | T <sub>A</sub> = 25°C           | 3 V             |         | ±1.5% |      |
| $df_{REFO}/d_{T}$                    | REFO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  | 0.01    |       | %/°C |
| df <sub>REFO</sub> /dV <sub>CC</sub> | REFO frequency supply voltage drift | Measured at ACLK (2)            | 1.8 V to 3.6 V  | 1.0     |       | %/V  |
|                                      | Duty cycle                          | Measured at ACLK                | 1.8 V to 3.6 V  | 40% 50% | 60%   |      |
| t <sub>START</sub>                   | REFO start-up time                  | 40%/60% duty cycle              | 1.8 V to 3.6 V  | 25      |       | μs   |

Calculated using the box method: (MAX(-40°C to +85°C) - MIN(-40°C to +85°C)) / MIN(-40°C to +85°C) / (85°C - (-40°C))

Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)



#### 5.19 DCO Frequency

|                                     | PARAMETER                                            | TEST CONDITIONS                                          | MIN  | TYP | MAX  | UNIT  |
|-------------------------------------|------------------------------------------------------|----------------------------------------------------------|------|-----|------|-------|
| f <sub>DCO(0,0)</sub>               | DCO frequency (0, 0)                                 | DCORSELx = 0, $DCOx = 0$ , $MODx = 0$                    | 0.07 |     | 0.20 | MHz   |
| f <sub>DCO(0,31)</sub>              | DCO frequency (0, 31)                                | DCORSELx = 0, $DCOx = 31$ , $MODx = 0$                   | 0.70 |     | 1.70 | MHz   |
| f <sub>DCO(1,0)</sub>               | DCO frequency (1, 0)                                 | DCORSELx = 1, $DCOx = 0$ , $MODx = 0$                    | 0.15 |     | 0.36 | MHz   |
| f <sub>DCO(1,31)</sub>              | DCO frequency (1, 31)                                | DCORSELx = 1, DCOx = 31, MODx = 0                        | 1.47 |     | 3.45 | MHz   |
| f <sub>DCO(2,0)</sub>               | DCO frequency (2, 0)                                 | DCORSELx = 2, $DCOx = 0$ , $MODx = 0$                    | 0.32 |     | 0.75 | MHz   |
| f <sub>DCO(2,31)</sub>              | DCO frequency (2, 31)                                | DCORSELx = 2, DCOx = 31, MODx = 0                        | 3.17 |     | 7.38 | MHz   |
| f <sub>DCO(3,0)</sub>               | DCO frequency (3, 0)                                 | DCORSELx = 3, DCOx = 0, MODx = 0                         | 0.64 |     | 1.51 | MHz   |
| f <sub>DCO(3,31)</sub>              | DCO frequency (3, 31)                                | DCORSELx = 3, DCOx = 31, MODx = 0                        | 6.07 |     | 14.0 | MHz   |
| f <sub>DCO(4,0)</sub>               | DCO frequency (4, 0)                                 | DCORSELx = 4, DCOx = 0, MODx = 0                         | 1.3  |     | 3.2  | MHz   |
| f <sub>DCO(4,31)</sub>              | DCO frequency (4, 31)                                | DCORSELx = 4, DCOx = 31, MODx = 0                        | 12.3 |     | 28.2 | MHz   |
| f <sub>DCO(5,0)</sub>               | DCO frequency (5, 0)                                 | DCORSELx = 5, DCOx = 0, MODx = 0                         | 2.5  |     | 6.0  | MHz   |
| f <sub>DCO(5,31)</sub>              | DCO frequency (5, 31)                                | DCORSELx = 5, DCOx = 31, MODx = 0                        | 23.7 |     | 54.1 | MHz   |
| f <sub>DCO(6,0)</sub>               | DCO frequency (6, 0)                                 | DCORSELx = 6, DCOx = 0, MODx = 0                         | 4.6  |     | 10.7 | MHz   |
| f <sub>DCO(6,31)</sub>              | DCO frequency (6, 31)                                | DCORSELx = 6, DCOx = 31, MODx = 0                        | 39.0 |     | 0.88 | MHz   |
| f <sub>DCO(7,0)</sub>               | DCO frequency (7, 0)                                 | DCORSELx = 7, DCOx = 0, MODx = 0                         | 8.5  |     | 19.6 | MHz   |
| f <sub>DCO(7,31)</sub>              | DCO frequency (7, 31)                                | DCORSELx = 7, DCOx = 31, MODx = 0                        | 60   |     | 135  | MHz   |
| S <sub>DCORSEL</sub>                | Frequency step between range DCORSEL and DCORSEL + 1 | $S_{RSEL} = f_{DCO(DCORSEL+1,DCO)}/f_{DCO(DCORSEL,DCO)}$ | 1.2  |     | 2.3  | ratio |
| S <sub>DCO</sub>                    | Frequency step between tap DCO and DCO + 1           | $S_{DCO} = f_{DCO(DCORSEL,DCO+1)}/f_{DCO(DCORSEL,DCO)}$  | 1.02 |     | 1.12 | ratio |
|                                     | Duty cycle                                           | Measured at SMCLK                                        | 40%  | 50% | 60%  |       |
| df <sub>DCO</sub> /dT               | DCO frequency temperature drift                      | f <sub>DCO</sub> = 1 MHz                                 |      | 0.1 |      | %/°C  |
| df <sub>DCO</sub> /dV <sub>CC</sub> | DCO frequency voltage drift                          | f <sub>DCO</sub> = 1 MHz                                 |      | 1.9 |      | %/V   |



Figure 5-10. Typical DCO frequency



#### 5.20 PMM, Brownout Reset (BOR)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                    |                                                                | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |  |  |
|------------------------------|----------------------------------------------------------------|------------------------------------------|------|------|------|------|--|--|
| V(DV <sub>CC</sub> _BOR_IT-) | BOR <sub>H</sub> on voltage,<br>DV <sub>CC</sub> falling level | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ |      |      | 1.45 | V    |  |  |
| V(DV <sub>CC</sub> _BOR_IT+) | BOR <sub>H</sub> off voltage,<br>DV <sub>CC</sub> rising level | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ | 0.80 | 1.30 | 1.50 | V    |  |  |
| V(DV <sub>CC</sub> _BOR_hys) | BOR <sub>H</sub> hysteresis                                    |                                          | 60   |      | 250  | mV   |  |  |
| t <sub>RESET</sub>           | Pulse length required at RST/NMI pin to accept a reset         |                                          | 2    |      |      | μs   |  |  |

#### 5.21 PMM, Core Voltage

|                          | PARAMETER                                    | TEST CONDITIONS                                                                                                                    | MIN TYP | MAX | UNIT |
|--------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| V <sub>CORE3</sub> (AM)  | Core voltage, active mode, PMMCOREV = 3      | $2.4 \text{ V} \leq \text{DV}_{CC} \leq 3.6 \text{ V}, 0 \text{ mA} \leq \text{I}(\text{V}_{CORE}) \leq 21 \text{ mA}$             | 1.90    |     | V    |
| V <sub>CORE2</sub> (AM)  | Core voltage, active mode, PMMCOREV = 2      | $2.2 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}, 0 \text{ mA} \le \text{I}(\text{V}_{\text{CORE}}) \le 21 \text{ mA}$   | 1.80    |     | V    |
| V <sub>CORE1</sub> (AM)  | Core voltage, active mode, PMMCOREV = 1      | $2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}, 0 \text{ mA} \leq \text{I}(\text{V}_{\text{CORE}}) \leq 17 \text{ mA}$ | 1.60    |     | V    |
| V <sub>CORE0</sub> (AM)  | Core voltage, active mode, PMMCOREV = 0      | 1.8 V $\leq$ DV <sub>CC</sub> $\leq$ 3.6 V, 0 mA $\leq$ I(V <sub>CORE</sub> ) $\leq$ 13 mA                                         | 1.40    |     | V    |
| V <sub>CORE3</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 3 | 2.4 V $\leq$ DV <sub>CC</sub> $\leq$ 3.6 V, 0 μA $\leq$ I(V <sub>CORE</sub> ) $\leq$ 30 μA                                         | 1.94    |     | V    |
| V <sub>CORE2</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 2 | 2.2 V $\leq$ DV <sub>CC</sub> $\leq$ 3.6 V, 0 μA $\leq$ I(V <sub>CORE</sub> ) $\leq$ 30 μA                                         | 1.84    |     | V    |
| V <sub>CORE1</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 1 | 2 V ≤ DV <sub>CC</sub> ≤ 3.6 V, 0 μA ≤ I(V <sub>CORE</sub> ) ≤ 30 μA                                                               | 1.64    |     | V    |
| V <sub>CORE0</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 0 | 1.8 V ≤ DV <sub>CC</sub> ≤ 3.6 V, 0 $\mu$ A ≤ I(V <sub>CORE</sub> ) ≤ 30 $\mu$ A                                                   | 1.44    |     | V    |



#### 5.22 PMM, SVS High Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                         | TEST CONDITIONS                                                   | MIN  | TYP  | MAX  | UNIT |  |
|------------------------|---------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|--|
|                        |                                                   | SVSHE = 0, $DV_{CC}$ = 3.6 V                                      |      | 0    |      | nA   |  |
| I <sub>(SVSH)</sub>    | SVS current consumption                           | SVSHE = 1, $DV_{CC}$ = 3.6 V, $SVSHFP$ = 0                        |      | 200  |      | IIA  |  |
|                        |                                                   | SVSHE = 1, DV <sub>CC</sub> = 3.6 V, SVSHFP = 1                   |      | 2.0  |      | μΑ   |  |
|                        |                                                   | SVSHE = 1, SVSHRVL = 0                                            | 1.59 | 1.64 | 1.69 | 1    |  |
| V                      | CVC on voltage level(1)                           | SVSHE = 1, SVSHRVL = 1                                            | 1.79 | 1.84 | 1.91 | V    |  |
| V(SVSH_IT-)            | SVS <sub>H</sub> on voltage level <sup>(1)</sup>  | SVSHE = 1, SVSHRVL = 2                                            | 1.98 | 2.04 | 2.11 | V    |  |
|                        |                                                   | SVSHE = 1, SVSHRVL = 3                                            | 2.10 | 2.16 | 2.23 |      |  |
|                        | SVS <sub>H</sub> off voltage level <sup>(1)</sup> | SVSHE = 1, SVSMHRRL = 0                                           | 1.62 | 1.74 | 1.81 |      |  |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 1                                           | 1.88 | 1.94 | 2.01 |      |  |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 2                                           | 2.07 | 2.14 | 2.21 |      |  |
| .,                     |                                                   | SVSHE = 1, SVSMHRRL = 3                                           | 2.20 | 2.26 | 2.33 | V    |  |
| V(SVSH_IT+)            |                                                   | SVSHE = 1, SVSMHRRL = 4                                           | 2.32 | 2.40 | 2.48 | +    |  |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 5                                           | 2.56 | 2.70 | 2.84 |      |  |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 6                                           | 2.85 | 3.00 | 3.15 |      |  |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 7                                           | 2.85 | 3.00 | 3.15 |      |  |
|                        | C)/C managetica delet                             | SVSHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVSHFP = 1          |      | 2.5  |      |      |  |
| t <sub>pd(SVSH)</sub>  | SVS <sub>H</sub> propagation delay                | SVSHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSHFP = 0 |      | 20   |      | μs   |  |
|                        | CVC an an aff dalay time                          | SVSHE = 0→1, SVSHFP = 1                                           |      | 12.5 |      |      |  |
| t <sub>(SVSH)</sub>    | SVS <sub>□</sub> on or off delay time ⊢           | SVSHE = 0→1, SVSHFP = 0                                           |      | 100  |      | μs   |  |
| dV <sub>DVCC</sub> /dt | DV <sub>CC</sub> rise time                        |                                                                   | 0    |      | 1000 | V/s  |  |

The SVS<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the Power Management Module and Supply Voltage Supervisor chapter in the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208) on recommended settings and usage.

#### 5.23 PMM, SVM High Side

|                       | PARAMETER                                               | TEST CONDITIONS                                                   | MIN  | TYP  | MAX  | UNIT |
|-----------------------|---------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
|                       |                                                         | SVMHE = 0, DVCC = 3.6 V                                           |      | 0    |      | - Λ  |
| I <sub>(SVMH)</sub>   | SVM <sub>H</sub> current consumption                    | SVMHE = 1, DVCC = 3.6 V, SVMHFP = 0                               |      | 200  |      | nA   |
|                       |                                                         | SVMHE = 1, DVCC = 3.6 V, SVMHFP = 1                               |      | 2.0  |      | μΑ   |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 0                                           | 1.65 | 1.74 | 1.86 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 1                                           | 1.85 | 1.94 | 2.02 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 2                                           | 2.02 | 2.14 | 2.22 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 3                                           | 2.18 | 2.26 | 2.35 |      |
| V <sub>(SVMH)</sub>   | SVM <sub>H</sub> on or off voltage level <sup>(1)</sup> | SVMHE = 1, SVSMHRRL = 4                                           | 2.32 | 2.40 | 2.48 | V    |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 5                                           | 2.56 | 2.70 | 2.84 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 6                                           | 2.85 | 3.00 | 3.15 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 7                                           | 2.85 | 3.00 | 3.15 |      |
|                       |                                                         | SVMHE = 1, SVMHOVPE = 1                                           |      | 3.75 |      |      |
|                       | CV/M propagation dolor                                  | SVMHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVMHFP = 1          |      | 2.5  |      |      |
| t <sub>pd(SVMH)</sub> | SVM <sub>H</sub> propagation delay                      | SVMHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVMHFP = 0 |      | 20   |      | μs   |
|                       | SV/M on or off doloy time                               | SVMHE = 0→1, SVSMFP = 1                                           |      | 12.5 |      |      |
| t <sub>(SVMH)</sub>   | SVM <sub>H</sub> on or off delay time                   | SVMHE = 0→1, SVMHFP = 0                                           |      | 100  |      | μs   |

<sup>(1)</sup> The SVM<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the Power Management Module and Supply Voltage Supervisor chapter in the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208) on recommended settings and usage.



#### 5.24 PMM, SVS Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                                      | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------|----------------------------------------------------------------------|-----|------|-----|------|
|                       |                                      | SVSLE = 0, PMMCOREV = 2                                              |     | 0    |     | nA   |
| I <sub>(SVSL)</sub>   | SVS <sub>L</sub> current consumption | SVSLE = 1, PMMCOREV = 2, SVSLFP = 0                                  |     | 200  |     | ПА   |
|                       |                                      | SVSLE = 1, PMMCOREV = 2, SVSLFP = 1                                  |     | 2.0  |     | μΑ   |
|                       | SVS <sub>L</sub> propagation delay   | SVSLE = 1, $dV_{CORE}/dt = 10 \text{ mV/}\mu\text{s}$ , $SVSLFP = 1$ |     | 2.5  |     |      |
| t <sub>pd(SVSL)</sub> |                                      | SVSLE = 1, $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSLFP = 0    |     | 20   |     | μs   |
| t <sub>(SVSL)</sub>   | SVS <sub>1</sub> on/off delay time   | SVSLE = 0→1, SVSLFP = 1                                              |     | 12.5 |     |      |
|                       |                                      | SVSLE = $0\rightarrow 1$ , SVSLFP = $0$                              |     | 100  |     | μs   |

#### 5.25 PMM, SVM Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                             | TEST CONDITIONS                                                      | MIN | TYP  | MAX | UNIT |  |
|------------------------|---------------------------------------|----------------------------------------------------------------------|-----|------|-----|------|--|
|                        | SVM <sub>L</sub> current consumption  | SVMLE = 0, PMMCOREV = 2                                              |     | 0    |     | ~ ^  |  |
| I <sub>(SVML)</sub>    |                                       | SVMLE = 1, PMMCOREV = 2, SVMLFP = 0                                  |     | 200  |     | nA   |  |
|                        |                                       | SVMLE = 1, PMMCOREV = 2, SVMLFP = 1                                  |     | 2.0  |     | μΑ   |  |
| 4                      | SVM <sub>i</sub> propagation delay    | SVMLE = 1, $dV_{CORE}/dt = 10 \text{ mV/}\mu\text{s}$ , $SVMLFP = 1$ |     | 2.5  |     | 0    |  |
| t <sub>pd</sub> (SVML) |                                       | SVMLE = 1, $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , SVMLFP = 0    |     | 20   |     | μs   |  |
| 4                      | SVM <sub>i</sub> on or off delay time | SVMLE = 0→1, SVMLFP = 1                                              |     | 12.5 |     |      |  |
| t(SVML)                |                                       | SVMLE = 0→1, SVMLFP = 0                                              |     | 100  |     | μs   |  |

#### 5.26 Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                                                | TEST CONDITIONS                                                     |                                   | MIN | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------|-----|-----|-----|------|
|                            | Wake-up time from LPM2,                                                  | PMMCOREV = SVSMLRRL = n                                             | f <sub>MCLK</sub> ≥ 4 MHz         |     | 3   | 6.5 |      |
| twake-up-fast              | LPM3, or LPM4 to active mode <sup>(1)</sup>                              | (where n = 0, 1, 2, or 3),<br>SVSLFP = 1                            | 1 MHz < f <sub>MCLK</sub> < 4 MHz |     | 4   | 8.0 | μs   |
| twake-up-slow              | Wake-up time from LPM2,<br>LPM3 or LPM4 to active<br>mode <sup>(2)</sup> | PMMCOREV = SVSMLRRL = n<br>(where n = 0, 1, 2, or 3),<br>SVSLFP = 0 |                                   |     | 150 | 165 | μs   |
| twake-up-lpm5              | Wake-up time from LPM3.5 or LPM4.5 to active mode (3)                    |                                                                     |                                   |     | 2   | 3   | ms   |
| t <sub>WAKE-UP-RESET</sub> | Wake-up time from RST or BOR event to active mode (3)                    |                                                                     |                                   |     | 2   | 3   | ms   |

<sup>(1)</sup> This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>). Fastest wake-up times are possible with SVS<sub>L</sub> and SVM<sub>L</sub> in full performance mode or disabled when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub> and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *MSP430x5xx* and *MSP430x6xx Family User's Guide* (SLAU208).

(3) This value represents the time from the wake-up event to the reset vector execution.

<sup>(2)</sup> This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>). In this case, the SVS<sub>L</sub> and SVM<sub>L</sub> are in normal mode (low current) mode when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub> and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *MSP430x5xx and MSP430x6xx Family User's Guide* (SLAU208).



#### 5.27 Timer\_A, Timers TA0, TA1, and TA2

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|---------|------|
| f <sub>TA</sub>     | Timer_A input clock frequency | Internal: SMCLK, ACLK<br>External: TACLK<br>Duty cycle = 50% ±10%     | 1.8 V, 3 V      | 20      | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs,<br>Minimum pulse duration required for<br>capture | 1.8 V, 3 V      | 20      | ns   |

#### 5.28 Timer\_B, Timer TB0

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|---------|------|
| $f_{TB}$            | Timer_B input clock frequency | Internal: SMCLK, ACLK<br>External: TBCLK<br>Duty cycle = 50% ±10%     | 1.8 V, 3 V      | 20      | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs,<br>Minimum pulse duration required for<br>capture | 1.8 V, 3 V      | 20      | ns   |

#### 5.29 Battery Backup

over operating free-air temperature range (unless otherwise noted)

|                                                                                     | PARAMETER                                                               | TEST CONDI                               | TIONS                  | V <sub>cc</sub> | MIN  | TYP                    | MAX  | UNIT |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------|------------------------|-----------------|------|------------------------|------|------|
|                                                                                     |                                                                         |                                          | $T_A = -40$ °C         |                 |      | 0.43                   |      |      |
|                                                                                     |                                                                         | VBAT = 1.7 V,<br>DVCC not connected.     | T <sub>A</sub> = 25°C  |                 |      | 0.52                   |      |      |
|                                                                                     |                                                                         | RTC running                              | $T_A = 60$ °C          |                 |      | 0.58                   |      |      |
|                                                                                     |                                                                         |                                          | $T_A = 85^{\circ}C$    |                 |      | 0.64                   |      |      |
|                                                                                     |                                                                         |                                          | $T_A = -40$ °C         |                 |      | 0.50                   |      |      |
| V <sub>SWITCH</sub>                                                                 | Current into VBAT terminal if no                                        | VBAT = 2.2 V,<br>DVCC not connected,     | T <sub>A</sub> = 25°C  |                 |      | 0.59                   |      | μA   |
|                                                                                     | primary battery is connected                                            | RTC running                              | $T_A = 60^{\circ}C$    |                 |      | 0.64                   |      | μΑ   |
|                                                                                     |                                                                         | · ·                                      | $T_A = 85^{\circ}C$    |                 |      | 0.71                   |      |      |
|                                                                                     |                                                                         |                                          | T <sub>A</sub> = -40°C |                 |      | 0.68                   |      |      |
|                                                                                     |                                                                         | VBAT = 3 V,                              | T <sub>A</sub> = 25°C  |                 |      | 0.75                   |      |      |
|                                                                                     |                                                                         | DVCC not connected, RTC running          | $T_A = 60^{\circ}C$    |                 |      | 0.79                   |      |      |
|                                                                                     |                                                                         | · ·                                      | T <sub>A</sub> = 85°C  |                 |      | 0.86                   |      |      |
| V <sub>switch</sub>                                                                 | Switch-over level (V <sub>CC</sub> to VBAT)                             | C <sub>VCC</sub> = 4.7 μF                | General                |                 |      | V <sub>SVSH_IT</sub> - |      |      |
|                                                                                     |                                                                         |                                          | SVSHRL = 0             |                 | 1.59 |                        | 1.69 |      |
|                                                                                     |                                                                         |                                          | SVSHRL = 1             |                 | 1.79 |                        | 1.91 | V    |
|                                                                                     |                                                                         |                                          | SVSHRL = 2             |                 | 1.98 |                        | 2.11 |      |
|                                                                                     |                                                                         |                                          | SVSHRL = 3             |                 | 2.10 |                        | 2.23 |      |
| R <sub>ON_VBAT</sub>                                                                | ON-resistance of switch between VBAT and VBAK                           | V <sub>BAT</sub> = 1.8 V                 |                        | 0 V             |      | 0.35                   | 1    | kΩ   |
|                                                                                     |                                                                         |                                          |                        | 1.8 V           |      | 0.6                    | ±5%  |      |
| $V_{BAT3}$                                                                          | VBAT to ADC input channel 12: $V_{BAT}$ divided, $V_{BAT3} = V_{BAT}/3$ |                                          |                        | 3 V             |      | 1.0                    | ±5%  | V    |
|                                                                                     | VBAT GIVIGOS, VBAT3 - VBATO                                             |                                          |                        | 3.6 V           |      | 1.2                    | ±5%  |      |
| t <sub>Sample</sub> ,<br>VBAT3                                                      | VBAT to ADC: Sampling time required if VBAT3 selected                   | ADC12ON = 1,<br>Error of conversion resu | ılt ≤ 1 LSB            |                 | 1000 |                        |      | ns   |
| V <sub>CHVx</sub>                                                                   | Charger end voltage                                                     | CHVx = 2                                 |                        |                 | 2.65 | 2.7                    | 2.9  | V    |
|                                                                                     |                                                                         | CHCx = 1                                 |                        |                 |      |                        | 5    |      |
| R <sub>CHARGE</sub>                                                                 | Charge limiting resistor                                                | CHCx = 2                                 |                        |                 |      |                        | 10   | kΩ   |
| R <sub>ON_VBAT</sub> V <sub>BAT3</sub> t <sub>Sample, VBAT3</sub> V <sub>CHVX</sub> |                                                                         | CHCx = 3                                 |                        |                 |      |                        | 20   |      |



#### 5.30 USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN | MAX                 | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                  |                 |     | 1                   | MHz  |
|                     | LIART receive declides time (1)                    |                                                                  | 2.2 V           | 50  | 600                 |      |
| L <sub>T</sub>      | UART receive deglitch time (1)                     |                                                                  | 3 V             | 50  | 600                 | ns   |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

#### 5.31 USCI (SPI Master Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1) (see Figure 5-11 and Figure 5-12)

|                       | PARAMETER                                 | TEST CONDITIONS                          | V <sub>CC</sub> | MIN | MAX                 | UNIT |
|-----------------------|-------------------------------------------|------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency                | SMCLK, ACLK,<br>Duty cycle = 50% ±10%    |                 |     | f <sub>SYSTEM</sub> | MHz  |
|                       |                                           | PMMCOREV = 0                             | 1.8 V           | 55  |                     |      |
|                       | SOMI input data actus tima                | PIMINICOREV = 0                          | 3 V             | 38  |                     | no   |
| t <sub>SU,MI</sub>    | SOMI input data setup time                | PMMCOREV = 3                             | 2.4 V           | 30  |                     | ns   |
|                       |                                           | PININCOREV = 3                           | 3 V             | 25  |                     |      |
| t <sub>HD,MI</sub>    |                                           | DMMCODEV 0                               | 1.8 V           | 0   |                     |      |
|                       | OOM is not data haddiffee                 | PMMCOREV = 0                             | 0               |     |                     |      |
|                       | SOMI input data hold time                 | DAMACODE)/ O                             | 2.4 V           | 0   |                     | ns   |
|                       |                                           | PMMCOREV = 3                             | 3 V             | 0   |                     |      |
|                       | $C_L = 2$                                 | UCLK edge to SIMO valid,                 | 1.8 V           |     | 20                  | ns   |
| t <sub>VALID.MO</sub> |                                           | $C_L = 20 \text{ pF},$<br>PMMCOREV = 0   | 3 V             |     | 18                  |      |
| VALID, WO             | Simo surpar data vana timo                | UCLK edge to SIMO valid,                 | 2.4 V           |     | 16                  |      |
|                       |                                           | C <sub>L</sub> = 20 pF, PMMCOREV = 3     | 3 V             |     | 15                  |      |
|                       |                                           | 0 00 = 0 00 00 00 00                     | 1.8 V           | -10 |                     | ns   |
| $t_{\rm HD,MO}$       | OIMO contract data hald the (3)           | $C_L = 20 \text{ pF}, PMMCOREV = 0$      | 3 V             | -8  |                     |      |
|                       | SIMO output data hold time <sup>(3)</sup> | 0 00 = 0 00 00 00 00 00 00 00 00 00 00 0 | 2.4 V           | -10 |                     |      |
|                       |                                           | $C_L = 20 \text{ pF}, PMMCOREV = 3$      | 3 V             | -8  |                     |      |

 <sup>(1)</sup> f<sub>UCxCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> ≥ max(t<sub>VALID,MO(USCI)</sub> + t<sub>SU,SI(Slave)</sub>, t<sub>SU,MI(USCI)</sub> + t<sub>VALID,SO(Slave)</sub>).
 For the slave parameters t<sub>SU,SI(Slave)</sub> and t<sub>VALID,SO(Slave)</sub>, see the SPI parameters of the attached slave.

 (2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 5-11 and Figure 5-12.

<sup>(3)</sup> Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-11 and Figure 5-12.



Figure 5-11. SPI Master Mode, CKPH = 0



Figure 5-12. SPI Master Mode, CKPH = 1



#### 5.32 USCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 5-13 and Figure 5-14)

|                       | PARAMETER                                  | TEST CONDITIONS                        | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|--------------------------------------------|----------------------------------------|-----------------|-----|-----|------|
|                       |                                            | DIMINOCES V. C                         | 1.8 V           | 11  |     |      |
|                       | 0.751 1.11 0.751 1.11                      | PMMCOREV = 0                           | 3 V             | 8   |     | ns   |
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock            | DIMINOCES V. C                         | 2.4 V           | 7   |     |      |
|                       |                                            | PMMCOREV = 3                           | 3 V             | 6   |     |      |
|                       |                                            | PMMOODEV 0                             | 1.8 V           | 3   |     |      |
|                       | 0.751                                      | PMMCOREV = 0                           | 3 V             | 3   |     |      |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high       | DIMINOCES V. C                         | 2.4 V           | 3   |     | ns   |
|                       |                                            | PMMCOREV = 3                           | 3 V             | 3   |     |      |
|                       |                                            | DIMINOCES V. C                         | 1.8 V           |     | 66  |      |
|                       | 0.75                                       | PMMCOREV = 0                           | 3 V             |     | 50  |      |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out  |                                        | 2.4 V           |     | 36  | ns   |
|                       |                                            | PMMCOREV = 3                           | 3 V             |     | 30  |      |
|                       | STE disable time, STE high to SOMI high    | PMMCOREV = 0                           | 1.8 V           |     | 30  | ns   |
|                       |                                            |                                        | 3 V             |     | 23  |      |
| t <sub>STE,DIS</sub>  | impedance                                  | PMMCOREV = 3                           | 2.4 V           |     | 16  |      |
|                       |                                            |                                        | 3 V             |     | 13  |      |
|                       |                                            | PMMCOREV = 0                           | 1.8 V           | 5   |     | ns   |
|                       |                                            |                                        | 3 V             | 5   |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                 | PMMCOREV = 3                           | 2.4 V           | 2   |     |      |
|                       |                                            |                                        | 3 V             | 2   |     |      |
|                       |                                            | DI II 100 DELL                         | 1.8 V           | 5   |     | ns   |
|                       | 0040                                       | PMMCOREV = 0                           | 3 V             | 5   |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                  | PMMOODEV 0                             | 2.4 V           | 5   |     |      |
|                       |                                            | PMMCOREV = 3                           | 3 V             | 5   |     |      |
|                       |                                            | UCLK edge to SOMI valid,               | 1.8 V           |     | 76  |      |
|                       | SOMI output data valid time <sup>(2)</sup> | $C_L = 20 \text{ pF},$<br>PMMCOREV = 0 | 3 V             |     | 60  | no   |
| t <sub>VALID,SO</sub> | Solvii output data valid time              | UCLK edge to SOMI valid,               | 2.4 V           |     | 44  | ns   |
|                       |                                            | $C_L = 20 \text{ pF},$<br>PMMCOREV = 3 | 3 V             |     | 40  |      |
|                       |                                            | C <sub>L</sub> = 20 pF,                | 1.8 V           | 18  |     |      |
|                       | SOMI output data hold time (3)             | PMMCOREV = 0                           | 3 V             | 12  |     | ns   |
| t <sub>HD,SO</sub>    | SOIVII output data fiold time              | $C_L = 20 \text{ pF},$                 | 2.4 V           | 10  |     |      |
|                       |                                            | PMMCOREV = 3                           | 3 V             | 8   |     |      |

 $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)}).$  For the master parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$ , see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams (1)

in Figure 5-13 and Figure 5-14.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-13 and Figure 5-14.



Figure 5-13. SPI Slave Mode, CKPH = 0



Figure 5-14. SPI Slave Mode, CKPH = 1



### 5.33 USCI (I<sup>2</sup>C Mode)

|                     | PARAMETER                              | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN | MAX                 | UNIT |
|---------------------|----------------------------------------|------------------------------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency             | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                    |                                                                  | 2.2 V, 3 V      | 0   | 400                 | kHz  |
|                     | Lold time (repeated) CTART             | f <sub>SCL</sub> ≤ 100 kHz                                       | 227/27/         | 4.0 |                     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6 |                     | μs   |
|                     | Catura time for a repeated CTART       | f <sub>SCL</sub> ≤ 100 kHz                                       | 221/21/         | 4.7 |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6 |                     | μs   |
| t <sub>HD,DAT</sub> | Data hold time                         |                                                                  | 2.2 V, 3 V      | 0   |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                        |                                                                  | 2.2 V, 3 V      | 250 |                     | ns   |
|                     | Catura tima a fara CTOD                | f <sub>SCL</sub> ≤ 100 kHz                                       | 227/27/         | 4.0 |                     |      |
| t <sub>SU,STO</sub> | Setup time for STOP                    | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6 |                     | μs   |
|                     | Pulse duration of spikes suppressed by |                                                                  | 2.2 V           | 50  | 600                 | 20   |
| t <sub>SP</sub>     | input filter                           |                                                                  | 3 V             | 50  | 600                 | ns   |



Figure 5-15. I<sup>2</sup>C Mode Timing



#### 5.34 12-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                                                              | TEST CONDITIONS                                                                                           | V <sub>cc</sub> | MIN | TYP | MAX     | UNIT     |
|----------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------|-----|-----|---------|----------|
| AV <sub>CC</sub>     | Analog supply voltage                                                  | AVCC and DVCC are connected together,<br>AVSS and DVSS are connected together,<br>V(AVSS) = V(DVSS) = 0 V |                 | 2.2 |     | 3.6     | V        |
| $V_{(Ax)}$           | Analog input voltage range (2)                                         | All ADC12 analog input pins Ax                                                                            |                 | 0   |     | $AV_CC$ | <b>V</b> |
|                      | Operating supply current into                                          | £ 5 MI I= (4)                                                                                             | 2.2 V           |     | 150 | 200     |          |
| I <sub>ADC12_A</sub> | Operating supply current into AV <sub>CC</sub> terminal <sup>(3)</sup> | f <sub>ADC12CLK</sub> = 5 MHz <sup>(4)</sup>                                                              | 3 V             |     | 150 | 250     | μA       |
| Cı                   | Input capacitance                                                      | Only one terminal Ax can be selected at one time                                                          | 2.2 V           |     | 20  | 25      | pF       |
| $R_{I}$              | Input MUX ON resistance                                                | 0 V ≤ VIN ≤ V(AVCC)                                                                                       |                 | 10  | 200 | 1900    | Ω        |

<sup>(1)</sup> The leakage current is specified by the digital I/O input leakage.

(4) ADC12ON = 1, REFON = 0, SHT0 = 0, SHT1 = 0, ADC12DIV = 0

#### 5.35 12-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                     | TEST CONDITIONS                                                                                                                 | Vcc        | MIN  | TYP | MAX | UNIT |
|-----------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------|------|-----|-----|------|
|                       |                               | For specified performance of ADC12 linearity parameters using an external reference voltage or AVCC as reference <sup>(1)</sup> |            | 0.45 | 4.8 | 5.0 |      |
| f <sub>ADC12CLK</sub> | ADC conversion clock          | For specified performance of ADC12 linearity parameters using the internal reference (2)                                        | 2.2 V, 3 V | 0.45 | 2.4 | 4.0 | MHz  |
|                       |                               | For specified performance of ADC12 linearity parameters using the internal reference (3)                                        |            | 0.45 | 2.4 | 2.7 |      |
| f <sub>ADC12OSC</sub> | Internal ADC12 oscillator (4) | ADC12DIV = 0, f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub>                                                                     | 2.2 V, 3 V | 4.2  | 4.8 | 5.4 | MHz  |
|                       | Communication time            | REFON = 0, Internal oscillator,<br>ADC12OSC used for ADC conversion clock                                                       | 2.2 V, 3 V | 2.4  |     | 3.1 |      |
| tCONVERT              | Conversion time               | External $f_{ADC12CLK}$ from ACLK, MCLK or SMCLK, ADC12SSEL $\neq 0$                                                            |            |      | (5) |     | μs   |
| t <sub>Sample</sub>   | Sampling time                 | $R_S = 400 \Omega$ , $R_1 = 200 \Omega$ , $C_1 = 20 pF$ ,<br>$T = [R_S + R_1] \times C_1^{(6)}$                                 | 2.2 V, 3 V | 1000 |     |     | ns   |

<sup>(1)</sup> REFOUT = 0, external reference voltage: SREF2 = 0, SREF1 = 1, SREF0 = 0. AVCC as reference voltage: SREF2 = 0, SREF1 = 0, SREF1 = 0, SREF0 = 0. The specified performance of the ADC12 linearity is ensured when using the ADC12OSC. For other clock sources, the specified performance of the ADC12 linearity is ensured with f<sub>ADC12CLK</sub> maximum of 5 MHz.

(5)  $13 \times ADC12DIV \times 1/f_{ADC12CLK}$ 

(6) Approximately 10 Tau (r) are needed to get an error of less than ±0.5 LSB: t<sub>Sample</sub> = ln(2<sup>n+1</sup>) x (R<sub>S</sub> + R<sub>I</sub>) x C<sub>I</sub> + 800 ns, where n = ADC resolution = 12, R<sub>S</sub> = external source resistance

Specifications

<sup>(2)</sup> The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R</sub> for valid conversion results. If the reference voltage is supplied by an external source or if the internal voltage is used and REFOUT = 1, then decoupling capacitors are required. See Section 5.40 and Section 5.41.

<sup>(3)</sup> The internal reference supply current is not included in current consumption parameter IADC12.

<sup>(2)</sup> SREF2 = 0, SREF1 = 1, SREF0 = 0, ADC12SR = 0, REFOUT = 1

<sup>(3)</sup> SREF2 = 0, SREF1 = 1, SREF0 = 0, ADC12SR = 0, REFOUT = 0. The specified performance of the ADC12 linearity is ensured when using the ADC12OSC divided by 2.

<sup>(4)</sup> The ADC12OSC is sourced directly from MODOSC inside the UCS.



# 5.36 12-Bit ADC, Linearity Parameters Using an External Reference Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                   | TEST CONDITIONS                      | V <sub>cc</sub> | MIN TYP | MAX  | UNIT |
|----------------|---------------------------------------------|--------------------------------------|-----------------|---------|------|------|
| _              | Integral                                    | 1.4 V ≤ dVREF ≤ 1.6 V <sup>(2)</sup> | 2.2 V, 3 V      |         | ±2   | LSB  |
| E <sub>I</sub> | linearity error <sup>(1)</sup>              | 1.6 V < dVREF <sup>(2)</sup>         | 2.2 V, 3 V      |         | ±1.7 | LOD  |
| E <sub>D</sub> | Differential linearity error <sup>(1)</sup> | (2)                                  | 2.2 V, 3 V      |         | ±1   | LSB  |
| _              | Offset error <sup>(3)</sup>                 | dVREF ≤ 2.2 V <sup>(2)</sup>         | 2.2 V, 3 V      | ±3      | ±5.6 | LSB  |
| Eo             | Offset effor 17                             | $dVREF > 2.2 V^{(2)}$                | 2.2 V, 3 V      | ±1.5    | ±3.5 | LOD  |
| E <sub>G</sub> | Gain error <sup>(3)</sup>                   | (2)                                  | 2.2 V, 3 V      | ±1      | ±2.5 | LSB  |
| _              | Total unadjusted                            | $dVREF \le 2.2 \ V^{(2)}$            | 2.2 V, 3 V      | ±3.5    | ±7.1 | LSB  |
| E <sub>T</sub> |                                             | $dVREF > 2.2 V^{(2)}$                | 2.2 V, 3 V      | ±2      | ±5   | LOD  |

<sup>(1)</sup> Parameters are derived using the histogram method.

## 5.37 12-Bit ADC, Linearity Parameters Using AVCC as Reference Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                   | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX  | UNIT |
|----------------|---------------------------------------------|-----------------|-----------------|-----|-----|------|------|
| Eı             | Integral linearity error <sup>(1)</sup>     | See (2)         | 2.2 V, 3 V      |     |     | ±1.7 | LSB  |
| E <sub>D</sub> | Differential linearity error <sup>(1)</sup> | See (2)         | 2.2 V, 3 V      |     |     | ±1   | LSB  |
| Eo             | Offset error <sup>(3)</sup>                 | See (2)         | 2.2 V, 3 V      |     | ±1  | ±2   | LSB  |
| $E_G$          | Gain error <sup>(3)</sup>                   | See (2)         | 2.2 V, 3 V      |     | ±2  | ±4   | LSB  |
| E <sub>T</sub> | Total unadjusted error                      | See (2)         | 2.2 V, 3 V      |     | ±2  | ±5   | LSB  |

<sup>(1)</sup> Parameters are derived using the histogram method.

# 5.38 12-Bit ADC, Linearity Parameters Using the Internal Reference Voltage

|                | PARAMETER                           | TEST CONDITI                                            | ONS <sup>(1)</sup>              | V <sub>CC</sub> | MIN | TYP  | MAX                | UNIT |
|----------------|-------------------------------------|---------------------------------------------------------|---------------------------------|-----------------|-----|------|--------------------|------|
| Eı             | Integral                            | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 2.2 V, 3 V      |     |      | ±1.7               | LSB  |
| <b>-</b>       | linearity error <sup>(2)</sup>      | ADC12SR = 0, REFOUT = 0                                 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |     |      | ±2.5               | LOD  |
|                |                                     | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz |                 | -1  |      | +1.5               |      |
| E <sub>D</sub> | Differential<br>linearity error (2) | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |     |      | ±1                 | LSB  |
|                | inidanty onto                       | ADC12SR = 0, REFOUT = 0 f <sub>ADC12CLK</sub> ≤ 2.7 MHz |                                 | -1              |     | +2.5 |                    |      |
| г              | Offset error <sup>(3)</sup>         | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 2.2 V, 3 V      |     | ±2   | ±4                 | LSB  |
| Eo             | Oliset ellor                        | ADC12SR = 0, REFOUT = 0                                 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |     | ±2   | ±4                 | LOD  |
| _              | Gain error <sup>(3)</sup>           | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 221/21/         |     | ±1   | ±2.5               | LSB  |
| E <sub>G</sub> | Gain end (%)                        | ADC12SR = 0, REFOUT = 0                                 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |     |      | ±1% <sup>(4)</sup> | VREF |
| _              | F <sub>+</sub>                      | ADC12SR = 0, REFOUT = 1                                 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 2.2 V, 3 V      |     | ±2   | ±5                 | LSB  |
| E⊤             |                                     | ADC12SR = 0, REFOUT = 0                                 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | Z.Z V, 3 V      |     |      | ±1% <sup>(4)</sup> | VREF |

<sup>(1)</sup> The external reference voltage is selected by: SREF2 = 0, SREF1 = 0, SREF0 = 1. dVREF = V<sub>R+</sub> - V<sub>R</sub>.

<sup>(2)</sup> The external reference voltage is selected by: SREF2 = 0 or 1, SREF1 = 1, SREF0 = 0. dVREF = V<sub>R+</sub> - V<sub>R+</sub> V<sub>R+</sub> < AVCC. V<sub>R-</sub> > AVSS. Unless otherwise mentioned, dVREF > 1.5 V. Impedance of the external reference voltage R < 100 Ω, and two decoupling capacitors, 10 μF and 100 nF, should be connected to VREF+/VREF- to decouple the dynamic current. See also the MSP430F5xx and MSP430F6xx Family User's Guide (SLAU208).</p>

<sup>(3)</sup> Parameters are derived using a best fit curve.

<sup>(2)</sup> AVCC as reference voltage is selected by: SREF2 = 0, SREF1 = 0, SREF0 = 0.

<sup>(3)</sup> Parameters are derived using a best fit curve.

<sup>(2)</sup> Parameters are derived using the histogram method.

<sup>(3)</sup> Parameters are derived using a best fit curve.

<sup>(4)</sup> The gain error and the total unadjusted error are dominated by the accuracy of the integrated reference module absolute accuracy. In this mode the reference voltage used by the ADC12\_A is not available on a pin.



# 5.39 12-Bit ADC, Temperature Sensor and Built-In $V_{\text{MID}}$

|                             | PARAMETER                                                     | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|-----------------------------|---------------------------------------------------------------|----------------------------------------------------------------|-----------------|------|------|------|-------|
| V                           | See <sup>(1)</sup>                                            | ADC12ON = 1, INCH = 0Ah,                                       |                 |      | 680  |      | mV    |
| V <sub>SENSOR</sub> See (1) |                                                               | $T_A = 0$ °C                                                   | 3 V             |      | 680  |      | IIIV  |
| TO                          | Townstature coefficient of concer                             | ADC12ON = 1, INCH = 0Ah                                        | 2.2 V           |      | 2.25 |      | mV/°C |
| TC <sub>SENSOR</sub>        | Temperature coefficient of sensor                             | ADC12ON = 1, INCH = 0AH                                        | 3 V             |      | 2.25 |      | mv/ C |
|                             | Sample time required if                                       | ADC12ON = 1, INCH = 0Ah,                                       | 2.2 V           | 100  |      |      |       |
| tSENSOR(sample)             | channel 10 is selected (2)(3)                                 | Error of conversion result ≤ 1 LSB                             | 3 V             | 100  |      |      | μs    |
| \ <u>\</u>                  | AV divider at channel 11                                      | ADC12ON = 1, INCH = 0Bh,                                       | 2.2 V           | 1.06 | 1.1  | 1.14 | V     |
| V <sub>MID</sub>            | AV <sub>CC</sub> divider at channel 11                        | $V_{MID}$ is approximately 0.5 × $V_{AVCC}$                    | 3 V             | 1.46 | 1.5  | 1.54 | V     |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected <sup>(4)</sup> | ADC12ON = 1, INCH = 0Bh,<br>Error of conversion result ≤ 1 LSB | 2.2 V, 3 V      | 1000 |      |      | ns    |

- (1) The temperature sensor is provided by the REF module. See the REF module parametric, I<sub>REF+</sub>, regarding the current consumption of the temperature sensor.
- (2) The temperature sensor offset can be significant. A single-point calibration is recommended to minimize the offset error of the built-in temperature sensor. The TLV structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each of the available reference voltage levels. The sensor voltage can be computed as V<sub>SENSOR</sub> × (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy. See also the MSP430F5xx and MSP430F6xx Family User's Guide (SLAU208).
- (3) The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.
- (4) The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.



Figure 5-16. Typical Temperature Sensor Voltage



#### 5.40 REF, External Reference

| P                                                             | PARAMETER                                     | TEST CONDITIONS                                                                                                            | V <sub>CC</sub> | MIN  | TYP MAX | UNIT     |
|---------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|------|---------|----------|
| V <sub>eREF+</sub>                                            | Positive external reference voltage input     | $V_{eREF+} > V_{REF}/V_{eREF-}$ (2)                                                                                        |                 | 1.4  | $AV_CC$ | <b>\</b> |
| V <sub>REF-</sub> /V <sub>eREF-</sub>                         | Negative external reference voltage input     | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> (3)                                                             |                 | 0    | 1.2     | ٧        |
| V <sub>eREF+</sub> -<br>V <sub>REF-</sub> /V <sub>eREF-</sub> | Differential external reference voltage input | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> (4)                                                             |                 | 1.4  | $AV_CC$ | ٧        |
| I <sub>VeREF+</sub> , I <sub>VREF-</sub>                      | Ctatic input aureant                          | $1.4~V \le V_{eREF+} \le V_{AVCC}$ , $V_{eREF-} = 0~V$ , $f_{ADC12CLK} = 5~MHz$ , ADC12SHTx = 1h, Conversion rate 200 ksps | 2.2 V, 3 V      | -26  | 26      |          |
| /VeREF-                                                       | Static input current                          | $1.4~V \le V_{eREF+} \le V_{AVCC}$ , $V_{eREF-} = 0~V$ , $f_{ADC12CLK} = 5~MHZ$ , ADC12SHTx = 8h, Conversion rate 20 ksps  | 2.2 V, 3 V      | -1.2 | +1.2    | μΑ       |
| C <sub>VREF+/-</sub>                                          | Capacitance at VREF+ or VREF- terminal (5)    |                                                                                                                            |                 | 10   |         | μF       |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>i</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to let the charge settle for 12-bit accuracy.

<sup>(2)</sup> The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

<sup>(3)</sup> The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

<sup>(4)</sup> The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

<sup>(5)</sup> Two decoupling capacitors, 10 μF and 100 nF, should be connected to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_A. See also the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208).



#### 5.41 REF, Built-In Reference

|                       | PARAMETER                                                    | TEST CONDITION                                                                                                                                                                                                                   | IS                     | V <sub>cc</sub> | MIN | TYP  | MAX  | UNIT       |
|-----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-----|------|------|------------|
|                       |                                                              | REFVSEL = {2} for 2.5 V,<br>REFON = REFOUT = 1 ,<br>I <sub>VREF+</sub> = 0 A                                                                                                                                                     |                        | 3 V             |     | 2.5  | ±1%  |            |
| $V_{REF+}$            | Positive built-in reference voltage output                   | REFVSEL = {1} for 2 V,<br>REFON = REFOUT = 1,<br>I <sub>VREF+</sub> = 0 A                                                                                                                                                        |                        | 3 V             |     | 2.0  | ±1%  | V          |
|                       |                                                              | REFVSEL = {0} for 1.5 V,<br>REFON = REFOUT = 1,<br>I <sub>VREF+</sub> = 0 A                                                                                                                                                      |                        | 2.2 V, 3 V      |     | 1.5  | ±1%  |            |
|                       | AVCC minimum voltage,                                        | REFVSEL = {0} for 1.5 V                                                                                                                                                                                                          |                        |                 | 2.2 |      |      |            |
| $AV_{CC(min)}$        | Positive built-in reference                                  | REFVSEL = {1} for 2 V                                                                                                                                                                                                            |                        |                 | 2.3 |      |      | V          |
|                       | active                                                       | REFVSEL = {2} for 2.5 V                                                                                                                                                                                                          |                        |                 | 2.8 |      |      |            |
|                       |                                                              | ADC12SR = $1^{(4)}$ , REFON = 1, REF<br>REFBURST = 0                                                                                                                                                                             | FOUT = 0,              |                 |     | 70   | 100  | μΑ         |
|                       | Operating supply current                                     | ADC12SR = $1^{(4)}$ , REFON = 1, REF<br>REFBURST = 0                                                                                                                                                                             | FOUT = 1,              | 2.1/            |     | 0.45 | 0.75 | mA         |
| I <sub>REF+</sub>     | into AVCC terminal (2) (3)                                   | ADC12SR = $0^{(4)}$ , REFON = 1, REF<br>REFBURST = 0                                                                                                                                                                             | FOUT = 0,              | 3 V             |     | 210  | 310  | μΑ         |
|                       |                                                              | ADC12SR = 0 <sup>(4)</sup> , REFON = 1, REF<br>REFBURST = 0                                                                                                                                                                      | FOUT = 1,              |                 |     | 0.95 | 1.7  | mA         |
| I <sub>L(VREF+)</sub> | Load-current regulation,<br>VREF+ terminal <sup>(5)</sup>    | REFVSEL = $\{0, 1, 2\}$<br>$I_{VREF+}$ = +10 $\mu$ A , -1000 $\mu$ A<br>$AV_{CC}$ = $AV_{CC(min)}$ for each reference<br>REFVSEL = $\{0, 1, 2\}$ , REFON = R                                                                     | ce level,<br>EFOUT = 1 |                 |     | 1500 | 2500 | μV/mA      |
| C <sub>VREF+</sub>    | Capacitance at VREF+ terminal                                | REFON = REFOUT = 1, $^{(6)}$<br>0 mA $\leq$ I <sub>VREF+</sub> $\leq$ I <sub>VREF+</sub> (max)                                                                                                                                   |                        | 2.2 V, 3 V      | 20  |      | 100  | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient of built-in reference <sup>(7)</sup> | I <sub>VREF+</sub> is a constant in the range of 0 mA ≤ I <sub>VREF+</sub> ≤ −1 mA                                                                                                                                               | REFOUT = 0             | 2.2 V, 3 V      |     | 20   |      | ppm/<br>°C |
| TC <sub>REF+</sub>    | Temperature coefficient of built-in reference (7)            | $I_{VREF+}$ is a constant in the range of 0 mA $\leq I_{VREF+} \leq -1$ mA                                                                                                                                                       | REFOUT = 1             | 2.2 V, 3 V      |     | 20   | 50   | ppm/<br>°C |
| PSRR_DC               | Power supply rejection ratio (DC)                            | $\begin{array}{l} {\sf AV_{CC}} = {\sf AV_{CC(min)}} \ \text{through AV}_{\sf CC(max)} \\ {\sf T_A} = 25^{\circ}{\sf C}, \ {\sf REFVSEL} = \{0,1,2\}, \ {\sf REFOUT} = 0 \ \text{or} \ 1 \end{array}$                            | x),<br>REFON = 1,      |                 |     | 120  | 300  | μV/V       |
| PSRR_AC               | Power supply rejection ratio (AC)                            | $\begin{array}{l} \text{AV}_{\text{CC}} = \text{AV}_{\text{CC(min)}} \text{ through AV}_{\text{CC(max)}} \\ \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{REFVSEL} = \{0,1,2\},  \text{REFOUT} = 0  \text{or}  1 \end{array}$ | x),<br>REFON = 1,      |                 |     | 1    |      | mV/V       |
|                       | Sottling time of reference                                   | $AV_{CC} = AV_{CC(min)}$ through $AV_{CC(max)}$ REFVSEL = {0, 1, 2}, REFOUT = 0 REFON = 0 $\rightarrow$ 1                                                                                                                        | ),<br>),               |                 |     | 75   |      |            |
| t <sub>SETTLE</sub>   | Settling time of reference voltage (8)                       | $AV_{CC} = AV_{CC(min)}$ through $AV_{CC(max)}$<br>$C_{VREF} = C_{VREF}(max)$ ,<br>$REFVSEL = \{0, 1, 2\}$ , $REFOUT = 1$<br>$REFON = 0 \longrightarrow 1$                                                                       | ,                      |                 |     | 75   |      | μs         |

- (1) The reference is supplied to the ADC by the REF module and is buffered locally inside the ADC. The ADC uses two internal buffers, one smaller and one larger for driving the V<sub>REF+</sub> terminal. When REFOUT = 1, the reference is available at the V<sub>REF+</sub> terminal, as well as, used as the reference for the conversion and uses the larger buffer. When REFOUT = 0, the reference is only used as the reference for the conversion and uses the smaller buffer.
- (2) The internal reference current is supplied by the AVCC terminal. Consumption is independent of the ADC12ON control bit, unless a conversion is active. REFOUT = 0 represents the current contribution of the smaller buffer. REFOUT = 1 represents the current contribution of the larger buffer without external load.
- (3) The temperature sensor is provided by the REF module. Its current is supplied by terminal AVCC and is equivalent to I<sub>REF+</sub> with REFON = 1 and REFOUT = 0.
- (4) For devices without the ADC12, the parametric with ADC12SR = 0 are applicable.
- (5) Contribution only due to the reference and buffer including package. This does not include resistance due to PCB traces or other external factors.
- (6) Connect two decoupling capacitors, 10 μF and 100 nF, to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_A. See also the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208).
- (7) Calculated using the box method: (MAX(-40°C to +85°C) MIN(-40°C to +85°C)) / MIN(-40°C to +85°C)/(85°C (-40°C)).
- 8) The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load when REFOUT = 1.



# 5.42 12-Bit DAC, Supply Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                                             | TEST CONDITIONS                                                                              | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-----------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| $AV_{CC}$       | Analog supply voltage                                 | $AV_{CC} = DV_{CC}$ , $AV_{SS} = DV_{SS} = 0$ V                                              |                 | 2.20 |     | 3.60 | V    |
| I <sub>DD</sub> |                                                       | DAC12AMPx = 2, DAC12IR = 0,<br>DAC12OG = 1,<br>DAC12_XDAT = 0800h,<br>VeREF+ = VREF+ = 1.5 V | 3 V             |      | 65  | 110  |      |
|                 | Supply current, single DAC channel <sup>(1)</sup> (2) | DAC12AMPx = 2, DAC12IR = 1,<br>DAC12_xDAT = 0800h,<br>VeREF+ = VREF+ = AV <sub>CC</sub>      |                 |      | 125 | 165  | μA   |
|                 |                                                       | DAC12AMPx = 5, DAC12IR = 1,<br>DAC12_xDAT = 0800h,<br>VeREF+ = VREF+ = AV <sub>CC</sub>      | 2.2 V, 3 V      |      | 250 | 350  |      |
|                 |                                                       | DAC12AMPx = 7, DAC12IR = 1,<br>DAC12_xDAT = 0800h,<br>VeREF+ = VREF+ = AV <sub>CC</sub>      |                 |      | 750 | 1100 |      |
|                 |                                                       | DAC12_xDAT = 800h,<br>VeREF+ = 1.5 V, $\Delta$ AV <sub>CC</sub> = 100 mV                     | 2.2 V           |      | 70  |      |      |
|                 | Power supply rejection ratio (3) (4)                  | DAC12_xDAT = 800h,<br>VeREF+ = 1.5 V or 2.5 V,<br>ΔΑV <sub>CC</sub> = 100 mV                 | 3 V             |      | 70  |      | dB   |

<sup>(1)</sup> No load at the output pin, DAC12\_0 or DAC12\_1, assuming that the control bits for the shared pins are set properly.

# 5.43 12-Bit DAC, Linearity Specifications

|                                   | PARAMETER                                                 | TEST CONI                              | DITIONS                                          | V <sub>CC</sub> | MIN | TYP  | MAX                 | UNIT  |
|-----------------------------------|-----------------------------------------------------------|----------------------------------------|--------------------------------------------------|-----------------|-----|------|---------------------|-------|
|                                   | Resolution                                                | 12-bit monotonic                       |                                                  |                 | 12  |      |                     | bits  |
| INL                               | Integral                                                  | VeREF+ = 1.5 V, DAC12AMP               | x = 7, DAC12IR = 1                               | 2.2 V           |     | ±2   | ±4 <sup>(2)</sup>   | LSB   |
| IINL                              | nonlinearity <sup>(1)</sup>                               | VeREF+ = 2.5 V, DAC12AMP               | x = 7, DAC12IR = 1                               | 3 V             |     | ±2   | ±4                  |       |
| DNL                               | Differential                                              | VeREF+ = 1.5 V, DAC12AMP               | x = 7, DAC12IR = 1                               | 2.2 V           |     | ±0.4 | ±1 <sup>(2)</sup>   | LSB   |
| DINL                              | nonlinearity <sup>(1)</sup>                               | VeREF+ = 2.5 V, DAC12AMP               | x = 7, DAC12IR = 1                               | 3 V             |     | ±0.4 | ±1                  | LSB   |
|                                   |                                                           | Without calibration <sup>(1)</sup> (3) | VeREF+ = 1.5 V,<br>DAC12AMPx = 7,<br>DAC12IR = 1 | 2.2 V           |     |      | ±21 <sup>(2)</sup>  |       |
| _                                 | 5 Office to all to a                                      | Offset voltage                         | VeREF+ = 2.5 V,<br>DAC12AMPx = 7,<br>DAC12IR = 1 | 3 V             |     |      | ±21                 | m) /  |
| E <sub>O</sub>                    | Oliset voltage                                            | With calibration <sup>(1)</sup> (3)    | VeREF+ = 1.5 V,<br>DAC12AMPx = 7,<br>DAC12IR = 1 | 2.2 V           |     |      | ±1.5 <sup>(2)</sup> | mV    |
|                                   |                                                           | With Cambration (1979)                 | VeREF+ = 2.5 V,<br>DAC12AMPx = 7,<br>DAC12IR = 1 | 3 V             |     |      | ±1.5                |       |
| d <sub>E(O)</sub> /d <sub>T</sub> | Offset error<br>temperature<br>coefficient <sup>(1)</sup> | With calibration                       |                                                  | 2.2 V, 3 V      |     | ±10  |                     | μV/°C |
| Е                                 | Coin orror                                                | VeREF+ = 1.5 V                         |                                                  | 2.2 V           |     |      | ±2.5                | %FSR  |
| E <sub>G</sub>                    | Gain error                                                | VeREF+ = 2.5 V                         |                                                  | 3 V             |     |      | ±2.5                | %F3K  |

<sup>(1)</sup> Parameters calculated from the best-fit curve from 0x0F to 0xFFF. The best-fit curve method is used to deliver coefficients "a" and "b" of the first-order equation: y = a + bx.  $V_{DAC12\_xOUT} = E_O + (1 + E_G) \times (VeREF + / 4095) \times DAC12\_xDAT$ , DAC12IR = 1.

<sup>(2)</sup> Current into reference terminals not included. If DAC12IR = 1 current flows through the input divider; see Reference Input specifications.

<sup>(3)</sup> PSRR = 20 log ( $\Delta AV_{CC} / \Delta V_{DAC12\_xOUT}$ )

<sup>(4)</sup> The internal reference is not used.

<sup>(2)</sup> This parameter is not production tested.

<sup>(3)</sup> The offset calibration works on the output operational amplifier. Offset calibration is triggered by setting the DAC12CALON bit.



# 12-Bit DAC, Linearity Specifications (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-17)

| P                                 | PARAMETER                        | TEST CONDITIONS     | V <sub>CC</sub> | MIN | TYP | MAX  | UNIT                    |
|-----------------------------------|----------------------------------|---------------------|-----------------|-----|-----|------|-------------------------|
| d <sub>E(G)</sub> /d <sub>T</sub> | Gain temperature coefficient (1) |                     | 2.2 V, 3 V      |     | 10  |      | ppm<br>of<br>FSR/<br>°C |
|                                   |                                  | DAC12AMPx = 2       |                 |     |     | 165  |                         |
| t <sub>Offset_Cal</sub>           | Time for offset calibration (4)  | DAC12AMPx = 3, 5    | 2.2 V, 3 V      |     |     | 66   | ms                      |
| - Calibration (                   |                                  | DAC12AMPx = 4, 6, 7 |                 |     |     | 16.5 |                         |

(4) The offset calibration can be done if DAC12AMPx = {2, 3, 4, 5, 6, 7}. The output operational amplifier is switched off with DAC12AMPx = {0, 1}. TI recommends configuring the DAC12 module before initiating calibration. Port activity during calibration may effect accuracy and is not recommended.



Figure 5-17. Linearity Test Load Conditions and Gain/Offset Definition



# 5.44 12-Bit DAC, Output Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PAF                     | RAMETER                                               | TEST CONDITIONS                                                                                                                                                | V <sub>cc</sub> | MIN                     | TYP | MAX       | UNIT |
|-------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|-----|-----------|------|
|                         |                                                       | No load, VeREF+ = AV <sub>CC</sub> ,<br>DAC12_xDAT = 0h, DAC12IR = 1,<br>DAC12AMPx = 7                                                                         |                 | 0                       |     | 0.005     |      |
| V                       | Output voltage                                        | No load, VeREF+ = AV <sub>CC</sub> ,<br>DAC12_xDAT = 0FFFh, DAC12IR = 1,<br>DAC12AMPx = 7                                                                      | 2.2 V, 3 V      | AV <sub>CC</sub> - 0.05 |     | $AV_{CC}$ | V    |
| VO                      | V <sub>O</sub> range <sup>(1)</sup> (see Figure 5-18) | $R_{Load} = 3 k\Omega$ , $VeREF+ = AV_{CC}$ , $DAC12\_xDAT = 0h$ , $DAC12IR = 1$ , $DAC12AMPx = 7$                                                             | 2.2 V, 3 V      | 0                       |     | 0.1       | V    |
|                         |                                                       | $R_{Load} = 3 k\Omega$ , $VeREF+ = AV_{CC}$ , $DAC12\_xDAT = 0FFFh$ , $DAC12IR = 1$ , $DAC12AMPx = 7$                                                          |                 | AV <sub>CC</sub> - 0.13 |     | $AV_{CC}$ |      |
| C <sub>L(DAC12)</sub>   | Maximum DAC12 load capacitance                        |                                                                                                                                                                | 2.2 V, 3 V      |                         |     | 100       | pF   |
|                         | Maximum DAC12                                         | $\begin{aligned} &DAC12AMPx = 2,  DAC12\_xDAT = 0FFFh, \\ &V_{O/P(DAC12)} > AV_{CC} - 0.3 \end{aligned}$                                                       | 2.2 V, 3 V      | -1                      |     |           | mA   |
| I <sub>L(DAC12)</sub>   | load current                                          | $\begin{aligned} &DAC12AMPx = 2,  DAC12\_xDAT = 0h, \\ &V_{O/P(DAC12)} < 0.3   V \end{aligned}$                                                                | 2.2 V, 3 V      |                         |     | 1         | ША   |
|                         |                                                       | $R_{Load} = 3 \text{ k}\Omega, \text{ VO/P(DAC12)} < 0.3 \text{ V}, \\ DAC12AMPx = 2, DAC12\_xDAT = 0h$                                                        |                 |                         | 150 | 250       |      |
| R <sub>O/P(DAC12)</sub> | Output resistance (see Figure 5-18)                   | $\begin{aligned} R_{Load} &= 3 \text{ k}\Omega, \text{ V}_{O/P(DAC12)} > \text{AV}_{CC} - 0.3 \text{ V}, \\ DAC12\_xDAT &= 0 \text{FF} \text{h} \end{aligned}$ | 2.2 V, 3 V      |                         | 150 | 250       | Ω    |
|                         |                                                       | $R_{Load} = 3 \text{ k}\Omega,$<br>0.3 V \le V_{O/P(DAC12)} \le AV_{CC} - 0.3 V                                                                                |                 |                         |     | 6         |      |

(1) Data is valid after the offset calibration of the output amplifier.



Figure 5-18. DAC12\_x Output Resistance Tests



# 5.45 12-Bit DAC, Reference Input Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                   | PARAMETER                      | TEST CONDITIONS                                                              | V <sub>cc</sub> | MIN | TYP                    | MAX                       | UNIT |
|---------------------------------------------------|--------------------------------|------------------------------------------------------------------------------|-----------------|-----|------------------------|---------------------------|------|
| VaDEE.                                            | Reference input voltage        | DAC12IR = 0 <sup>(1)</sup> (2)                                               | 221/21/         |     | AV <sub>CC</sub><br>/3 | AV <sub>CC</sub><br>+ 0.2 | V    |
| VeREF+                                            | range                          | DAC12IR = 1 <sup>(3)</sup> (4)                                               | 2.2 V, 3 V      |     | AV <sub>CC</sub>       | AV <sub>CC</sub><br>+ 0.2 | V    |
|                                                   |                                | DAC12_0 IR = DAC12_1 IR = 0                                                  |                 | 20  |                        |                           | ΜΩ   |
| D:                                                |                                | DAC12_0 IR = 1, DAC12_1 IR = 0                                               |                 |     | 48                     |                           |      |
| Ri <sub>(VREF+)</sub> ,<br>Ri <sub>(VeREF+)</sub> | Reference input resistance (5) | DAC12_0 IR = 0, DAC12_1 IR = 1                                               | 2.2 V, 3 V      |     | 48                     |                           | kΩ   |
| (VOICE)                                           |                                | DAC12_0 IR = DAC12_1 IR = 1,<br>DAC12_0 SREFx = DAC12_1 SREFx <sup>(6)</sup> |                 |     | 24                     |                           | 1122 |

- (1) For a full-scale output, the reference input voltage can be as high as 1/3 of the maximum output voltage swing (AVCC).
- (2) The maximum voltage applied at reference input voltage terminal VeREF+ =  $(AV_{CC} V_{E(O)}) / (3 \times (1 + E_G))$ .
- (3) For a full-scale output, the reference input voltage can be as high as the maximum output voltage swing (AVCC).
- (4) The maximum voltage applied at reference input voltage terminal VeREF+ =  $(AV_{CC} V_{E(O)}) / (1 + E_G)$ .
- (5) This impedance depends on tradeoff in power savings. Current devices have 48 kΩ for each channel when divide is enabled. Can be increased if performance can be maintained.
- (6) When DAC12IR = 1 and DAC12SREFx = 0 or 1 for both channels, the reference input resistive dividers for each DAC are in parallel reducing the reference input resistance.

# 5.46 12-Bit DAC, Dynamic Specifications

 $V_{REF} = V_{CC}$ , DAC12IR = 1 (see Figure 5-19 and Figure 5-20), over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                   | TEST (                                                    | CONDITIONS                              | V <sub>cc</sub> | MIN        | TYP  | MAX | UNIT |
|---------------------|-----------------------------|-----------------------------------------------------------|-----------------------------------------|-----------------|------------|------|-----|------|
|                     |                             | DAC12_xDAT = 800h,                                        | DAC12AMPx = $0 \rightarrow \{2, 3, 4\}$ |                 |            | 60   | 120 |      |
| t <sub>ON</sub>     | DAC12 on time               | $Error_{V(O)} < \pm 0.5 LSB^{(1)}$                        | $DAC12AMPx = 0 \to \{5, 6\}$            | 2.2 V, 3 V      |            | 15   | 30  | μs   |
|                     |                             | (see Figure 5-19)                                         | $DAC12AMPx = 0 \to 7$                   |                 |            | 6    | 12  |      |
|                     |                             |                                                           | DAC12AMPx = 2                           |                 |            | 100  | 200 |      |
| t <sub>S(FS)</sub>  | Settling time, full scale   | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h$       | DAC12AMPx = 3, 5                        | 2.2 V, 3 V      |            | 40   | 80  | μs   |
|                     |                             |                                                           | DAC12AMPx = 4, 6, 7                     |                 |            | 15   | 30  |      |
|                     |                             | DAC12 xDAT =                                              | DAC12AMPx = 2                           | 2.2 V, 3 V      |            | 5    |     |      |
| t <sub>S(C-C)</sub> | Settling time, code to code | $3F8h \rightarrow 408h \rightarrow 3F8h$ ,                | DAC12AMPx = 3, 5                        |                 | 2.2 V, 3 V |      | 2   |      |
|                     | 0000                        | $BF8h \to C08h \to BF8h$                                  | DAC12AMPx = $4, 6, 7$                   |                 |            | 1    |     |      |
|                     |                             |                                                           | DAC12AMPx = 2                           |                 | 0.05       | 0.35 |     |      |
| SR                  | Slew rate                   | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h^{(2)}$ | DAC12AMPx = $3, 5$                      | 2.2 V, 3 V      | 0.35       | 1.10 |     | V/µs |
|                     |                             | 0011 7 17111 7 0011                                       | DAC12AMPx = 4, 6, 7                     |                 | 1.50       | 5.20 |     |      |
|                     | Glitch energy               | DAC12_xDAT =<br>800h → 7FFh → 800h                        | DAC12AMPx = 7                           | 2.2 V, 3 V      |            | 35   |     | nV-s |

- (1)  $R_{Load}$  and  $C_{Load}$  connected to  $AV_{SS}$  (not  $AV_{CC}/2$ ) in Figure 5-19.
- (2) Slew rate applies to output voltage steps ≥ 200 mV.



Figure 5-19. Settling Time and Glitch Energy Testing





Figure 5-20. Slew Rate Testing

# 5.47 12-Bit DAC, Dynamic Specifications (Continued)

over recommended ranges of supply voltage and T<sub>A</sub> = 25°C (unless otherwise noted)

|                    | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                              | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                    | DAC12AMPx = {2, 3, 4}, DAC12SREFx = 2, DAC12IR = 1, DAC12_xDAT = 800h |                                                                                                                                                              |                 | 40  |     |     |      |
| BW <sub>-3dB</sub> | $V_{DC} = 1.5 \text{ V},$<br>$V_{AC} = 0.1 \text{ V}_{PP}$            | DAC12AMPx = {5, 6}, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                                                        | 2.2 V, 3 V      | 180 |     |     | kHz  |
|                    | (see Figure 5-21)                                                     | DAC12AMPx = 7, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                                                             |                 | 550 |     |     |      |
|                    | Channel-to-channel crosstalk (1) (see                                 | DAC12_0DAT = 800h, No load, DAC12_1DAT = 80h $\leftrightarrow$ F7Fh, R <sub>Load</sub> = 3 k $\Omega$ , f <sub>DAC12_1OUT</sub> = 10 kHz at 50/50 duty cycle | 2.2 V. 3 V      |     | -80 |     | dB   |
|                    | Figure 5-22)                                                          | DAC12_0DAT = 80h $\leftrightarrow$ F7Fh, R <sub>Load</sub> = 3 k $\Omega$ , DAC12_1DAT = 800h, No load, f <sub>DAC12_0OUT</sub> = 10 kHz at 50/50 duty cycle | 2.2 V, 3 V      |     | -80 |     | αв   |

(1)  $R_{Load} = 3 k\Omega$ ,  $C_{Load} = 100 pF$ 



Figure 5-21. Test Conditions for 3-dB Bandwidth Specification



Figure 5-22. Crosstalk Test Conditions



# 5.48 Comparator\_B

|                        | PARAMETER                                                                 | TEST CONDITIONS                                      | V <sub>cc</sub> | MIN                        | TYP                      | MAX                        | UNIT   |  |
|------------------------|---------------------------------------------------------------------------|------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|--------|--|
| V <sub>CC</sub>        | Supply voltage                                                            |                                                      |                 | 1.8                        |                          | 3.6                        | V      |  |
|                        |                                                                           |                                                      | 1.8 V           |                            |                          | 40                         |        |  |
|                        | Comparator operating                                                      | CBPWRMD = 00                                         | 2.2 V           |                            | 30                       | 50                         |        |  |
| I <sub>AVCC_COMP</sub> | supply current into AVCC terminal, Excludes                               |                                                      | 3 V             |                            | 40                       | 65                         | μΑ     |  |
|                        | reference resistor ladder CBPWRMD = 01                                    |                                                      | 2.2 V, 3 V      |                            | 10                       | 30                         |        |  |
|                        |                                                                           | CBPWRMD = 10                                         | 2.2 V, 3 V      |                            | 0.1                      | 0.5                        |        |  |
| I <sub>AVCC_REF</sub>  | Quiescent current of local reference voltage amplifier into AVCC terminal | CBREFACC = 1, CBREFLx = 01                           |                 |                            |                          | 22                         | μΑ     |  |
| V <sub>IC</sub>        | Common-mode input range                                                   |                                                      |                 | 0                          |                          | V <sub>CC</sub> - 1        | V      |  |
| V                      | lanut offeet voltege                                                      | CBPWRMD = 00                                         |                 |                            |                          | ±20                        | m\/    |  |
| V <sub>OFFSET</sub>    | Input offset voltage                                                      | CBPWRMD = 01, 10                                     |                 |                            |                          | ±10                        | ±10 mV |  |
| C <sub>IN</sub>        | Input capacitance                                                         |                                                      |                 |                            | 5                        |                            | pF     |  |
| D                      | R <sub>SIN</sub> Series input resistance                                  | ON (switch closed)                                   |                 |                            | 3                        | 4                          | kΩ     |  |
| R <sub>SIN</sub>       | Series iriput resistance                                                  | OFF (switch open)                                    |                 | 50                         |                          |                            | МΩ     |  |
|                        |                                                                           | CBPWRMD = 00, CBF = 0                                |                 |                            |                          | 450                        | 20     |  |
| t <sub>PD</sub>        | Propagation delay, response time                                          | CBPWRMD = 01, CBF = 0                                |                 |                            |                          | 600                        | ns     |  |
|                        |                                                                           | CBPWRMD = 10, CBF = 0                                |                 |                            |                          | 50                         | μs     |  |
|                        |                                                                           | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 00      |                 | 0.35                       | 0.6                      | 1.0                        |        |  |
|                        | Propagation delay with                                                    | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 01      |                 | 0.6                        | 1.0                      | 1.8                        |        |  |
| t <sub>PD,filter</sub> | filter active                                                             | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 10      |                 | 1.0                        | 1.8                      | 3.4                        | μs     |  |
|                        |                                                                           | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 11      |                 | 1.8                        | 3.4                      | 6.5                        |        |  |
| t <sub>EN_CMP</sub>    | Comparator enable time, settling time                                     | CBON = 0 to CBON = 1<br>CBPWRMD = 00, 01, 10         |                 |                            | 1                        | 2                          | μs     |  |
| t <sub>EN_REF</sub>    | Resistor reference enable time                                            | CBON = 0 to CBON = 1                                 |                 |                            | 0.3                      | 1.5                        | μs     |  |
| $V_{CB\_REF}$          | Reference voltage for a given tap                                         | VIN = reference into resistor ladder,<br>n = 0 to 31 |                 | VIN x<br>(n + 0.5)<br>/ 32 | VIN ×<br>(n + 1)<br>/ 32 | VIN ×<br>(n + 1.5)<br>/ 32 | V      |  |



#### 5.49 Ports PU.0 and PU.1

| PARAMETER       |                           | TEST CONDITIONS                                                                                         | MIN | MAX | UNIT |
|-----------------|---------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|------|
| V <sub>OH</sub> | High-level output voltage | $V_{LDOO}$ = 3.3 V ±10%, $I_{OH}$ = -25 mA,<br>See Figure 5-24 for typical characteristics              | 2.4 |     | V    |
| V <sub>OL</sub> | Low-level output voltage  | V <sub>LDOO</sub> = 3.3 V ±10%, I <sub>OL</sub> = 25 mA,<br>See Figure 5-23 for typical characteristics |     | 0.4 | V    |
| V <sub>IH</sub> | High-level input voltage  | V <sub>LDOO</sub> = 3.3 V ±10%,<br>See Figure 5-25 for typical characteristics                          | 2.0 |     | V    |
| V <sub>IL</sub> | Low-level input voltage   | V <sub>LDOO</sub> = 3.3 V ±10%,<br>See Figure 5-25 for typical characteristics                          |     | 0.8 | V    |



Figure 5-23. Ports PU.0, PU.1 Typical Low-Level Output Characteristics



Figure 5-24. Ports PU.0, PU.1 Typical High-Level Output Characteristics



Figure 5-25. Ports PU.0, PU.1 Typical Input Threshold Characteristics

# 5.50 LDO-PWR (LDO Power System)

| PARAMETER            |                                               | TEST CONDITIONS                     | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|----------------------|-----------------------------------------------|-------------------------------------|-----------------|------|-----|------|------|
| V <sub>LAUNCH</sub>  | LDO input detection threshold                 |                                     |                 |      |     | 3.75 | V    |
| $V_{LDOI}$           | LDO input voltage                             | Normal operation                    |                 | 3.76 |     | 5.5  | V    |
| $V_{LDO}$            | LDO output voltage                            |                                     |                 |      | 3.3 | ±9%  | V    |
| V <sub>LDO_EXT</sub> | LDOO terminal input voltage with LDO disabled | LDO disabled                        |                 | 1.8  |     | 3.6  | V    |
| I <sub>LDOO</sub>    | Maximum external current from LDOO terminal   | LDO is on                           |                 |      |     | 20   | mA   |
| I <sub>DET</sub>     | LDO current overload detection <sup>(1)</sup> |                                     |                 | 60   |     | 100  | mA   |
| C <sub>LDOI</sub>    | LDOI terminal recommended capacitance         |                                     |                 |      | 4.7 |      | μF   |
| C <sub>LDOO</sub>    | LDOO terminal recommended capacitance         |                                     |                 |      | 220 |      | nF   |
| t <sub>ENABLE</sub>  | Settling time V <sub>LDO</sub>                | Within 2%, recommended capacitances |                 |      |     | 2    | ms   |

<sup>(1)</sup> A current overload is detected when the total current supplied from the LDO exceeds this value.



# 5.51 Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                                         | TEST CONDITIONS     | MIN             | TYP             | MAX | UNIT   |
|-----------------------------------------|-----------------------------------------------------------------------------------|---------------------|-----------------|-----------------|-----|--------|
| DV <sub>CC(PGM/ERASE)</sub>             | Program and erase supply voltage                                                  |                     | 1.8             |                 | 3.6 | V      |
| I <sub>PGM</sub>                        | Average supply current from DVCC during program                                   |                     |                 | 3               | 5   | mA     |
| I <sub>ERASE</sub>                      | Average supply current from DVCC during erase                                     |                     |                 | 6               | 11  | mA     |
| I <sub>MERASE</sub> , I <sub>BANK</sub> | Average supply current from DVCC during mass erase or bank erase                  |                     |                 | 6               | 11  | mA     |
| t <sub>CPT</sub>                        | Cumulative program time                                                           | See (1)             |                 |                 | 16  | ms     |
|                                         | Program and erase endurance                                                       |                     | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles |
| t <sub>Retention</sub>                  | Data retention duration                                                           | $T_J = 25^{\circ}C$ | 100             |                 |     | years  |
| t <sub>Word</sub>                       | Word or byte program time                                                         | See (2)             | 64              |                 | 85  | μs     |
| t <sub>Block, 0</sub>                   | Block program time for first byte or word                                         | See (2)             | 49              |                 | 65  | μs     |
| t <sub>Block, 1-(N-1)</sub>             | Block program time for each additional byte or word, except for last byte or word | See (2)             | 37              |                 | 49  | μs     |
| t <sub>Block, N</sub>                   | Block program time for last byte or word                                          | See (2)             | 55              |                 | 73  | μs     |
| t <sub>Seg Erase</sub>                  | Erase time for segment, mass erase, and bank erase when available                 | See (2)             | 23              |                 | 32  | ms     |
| f <sub>MCLK,MRG</sub>                   | MCLK frequency in marginal read mode (FCTL4.MRG0 = 1 or FCTL4.MRG1 = 1)           |                     | 0               |                 | 1   | MHz    |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 128-byte flash block. This parameter applies to all programming methods: individual word or byte write and block write modes.

## 5.52 JTAG and Spy-Bi-Wire Interface

|                       | PARAMETER                                                                            | TEST<br>CONDITIONS | MIN   | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------|--------------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                          | 2.2 V, 3 V         | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | W,Low Spy-Bi-Wire low clock pulse duration                                           |                    | 0.025 |     | 15  | μs   |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup> | 2.2 V, 3 V         |       |     | 1   | μs   |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                                          |                    | 15    |     | 100 | μs   |
| 4                     | TCV input fraguency (4 wire ITAC)(2)                                                 | 2.2 V              | 0     |     | 5   | MHz  |
| f <sub>TCK</sub>      | TCK input frequency (4-wire JTAG) <sup>(2)</sup>                                     | 3 V                | 0     |     | 10  | MHz  |
| R <sub>internal</sub> | Internal pulldown resistance on TEST                                                 | 2.2 V, 3 V         | 45    | 60  | 80  | kΩ   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire interface must wait for the t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

<sup>(2)</sup> These values are hardwired into the flash controller state machine.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



## 6 Detailed Description

#### 6.1 Overview

The MSP430F533x devices include an integrated 3.3-V LDO, a high-performance 12-bit ADC, a comparator, two USCIs, a hardware multiplier, DMA, four 16-bit timers, an RTC module with alarm capabilities, and up to 74 I/O pins.

#### 6.2 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers (see Figure 6-1).

Peripherals are connected to the CPU using data, address, and control buses. Peripherals can be managed with all instructions.



Figure 6-1. CPU Registers



#### 6.3 Instruction Set

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data. Table 6-1 shows examples of the three types of instruction formats; Table 6-2 shows the address modes.

**Table 6-1. Instruction Word Formats** 

| INSTRUCTION WORD FORMAT           | EXAMPLE   | OPERATION                                 |
|-----------------------------------|-----------|-------------------------------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5 → R5                              |
| Single operands, destination only | CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0                     |

**Table 6-2. Address Mode Descriptions** 

| ADDRESS MODE            | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX           | EXAMPLE          | OPERATION                                                                        |
|-------------------------|------------------|------------------|------------------|------------------|----------------------------------------------------------------------------------|
| Register                | +                | +                | MOV Rs,Rd        | MOV R10,R11      | R10 → R11                                                                        |
| Indexed                 | +                | +                | MOV X(Rn),Y(Rm)  | MOV 2(R5),6(R6)  | $M(2+R5) \rightarrow M(6+R6)$                                                    |
| Symbolic (PC relative)  | +                | +                | MOV EDE, TONI    |                  | $M(EDE) \rightarrow M(TONI)$                                                     |
| Absolute                | +                | +                | MOV &MEM, &TCDAT |                  | $M(MEM) \rightarrow M(TCDAT)$                                                    |
| Indirect                | +                |                  | MOV @Rn,Y(Rm)    | MOV @R10,Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$                                                   |
| Indirect auto-increment | +                |                  | MOV @Rn+,Rm      | MOV @R10+,R11    | $\begin{array}{c} M(R10) \rightarrow R11 \\ R10 + 2 \rightarrow R10 \end{array}$ |
| Immediate               | +                |                  | MOV #X,TONI      | MOV #45,TONI     | #45 → M(TONI)                                                                    |

<sup>(1)</sup> S = source, D = destination



#### 6.4 Operating Modes

These devices have one active mode and seven software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

Software can configure the following operating modes:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - FLL loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL loop control is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO is disabled
  - Crystal oscillator is stopped
  - Complete data retention
- Low-power mode 3.5 (LPM3.5)
  - Internal regulator disabled
  - No data retention
  - RTC enabled and clocked by low-frequency oscillator
  - Wake-up signal from RST/NMI, RTC B, P1, P2, P3, and P4
- Low-power mode 4.5 (LPM4.5)
  - Internal regulator disabled
  - No data retention
  - Wake-up signal from RST/NMI, P1, P2, P3, and P4



#### 6.5 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are located in the address range 0FFFFh to 0FF80h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence (see Table 6-3).

Table 6-3. Interrupt Sources, Flags, and Vectors of MSP430F533x Configurations

| INTERRUPT SOURCE                                                                                  | INTERRUPT FLAG                                                                                                  | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset Power-Up, External Reset Watchdog Time-out, Key Violation Flash Memory Key Violation | WDTIFG, KEYV (SYSRSTIV) <sup>(1)(2)</sup>                                                                       | Reset               | 0FFFEh          | 63, highest |
| System NMI<br>PMM<br>Vacant Memory Access<br>JTAG Mailbox                                         | SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG,<br>VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG,<br>JMBOUTIFG (SYSSNIV) <sup>(1)</sup> | (Non)maskable       | 0FFFCh          | 62          |
| User NMI<br>NMI<br>Oscillator Fault<br>Flash Memory Access Violation                              | NMIIFG, OFIFG, ACCVIFG, BUSIFG (SYSUNIV) <sup>(1)(2)</sup>                                                      | (Non)maskable       | 0FFFAh          | 61          |
| Comp_B                                                                                            | Comparator B interrupt flags (CBIV) <sup>(1)(3)</sup>                                                           | Maskable            | 0FFF8h          | 60          |
| Timer TB0                                                                                         | TB0CCR0 CCIFG0 <sup>(3)</sup>                                                                                   | Maskable            | 0FFF6h          | 59          |
| Timer TB0                                                                                         | TB0CCR1 CCIFG1 to TB0CCR6 CCIFG6,<br>TB0IFG (TBIV) <sup>(1)</sup> (3)                                           | Maskable            | 0FFF4h          | 58          |
| Watchdog Interval Timer Mode                                                                      | WDTIFG                                                                                                          | Maskable            | 0FFF2h          | 57          |
| USCI_A0 Receive or Transmit                                                                       | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1)(3)                                                                             | Maskable            | 0FFF0h          | 56          |
| USCI_B0 Receive or Transmit                                                                       | UCB0RXIFG, UCB0TXIFG (UCB0IV)(1)(3)                                                                             | Maskable            | 0FFEEh          | 55          |
| ADC12_A                                                                                           | ADC12IFG0 to ADC12IFG15 (ADC12IV) <sup>(1)(3)</sup>                                                             | Maskable            | 0FFECh          | 54          |
| Timer TA0                                                                                         | TA0CCR0 CCIFG0 <sup>(3)</sup>                                                                                   | Maskable            | 0FFEAh          | 53          |
| Timer TA0                                                                                         | TA0CCR1 CCIFG1 to TA0CCR4 CCIFG4,<br>TA0IFG (TA0IV) <sup>(1)(3)</sup>                                           | Maskable            | 0FFE8h          | 52          |
| LDO-PWR                                                                                           | LDOOFFIG, LDOONIFG, LDOOVLIFG                                                                                   | Maskable            | 0FFE6h          | 51          |
| DMA                                                                                               | DMA0IFG, DMA1IFG, DMA2IFG, DMA3IFG, DMA4IFG, DMA5IFG (DMAIV)(1)(3)                                              | Maskable            | 0FFE4h          | 50          |
| Timer TA1                                                                                         | TA1CCR0 CCIFG0 <sup>(3)</sup>                                                                                   | Maskable            | 0FFE2h          | 49          |
| Timer TA1                                                                                         | TA1CCR1 CCIFG1 to TA1CCR2 CCIFG2,<br>TA1IFG (TA1IV) <sup>(1)(3)</sup>                                           | Maskable            | 0FFE0h          | 48          |
| I/O Port P1                                                                                       | P1IFG.0 to P1IFG.7 (P1IV) <sup>(1) (3)</sup>                                                                    | Maskable            | 0FFDEh          | 47          |
| USCI_A1 Receive or Transmit                                                                       | UCA1RXIFG, UCA1TXIFG (UCA1IV)(1)(3)                                                                             | Maskable            | 0FFDCh          | 46          |
| USCI_B1 Receive or Transmit                                                                       | UCB1RXIFG, UCB1TXIFG (UCB1IV)(1)(3)                                                                             | Maskable            | 0FFDAh          | 45          |
| I/O Port P2                                                                                       | P2IFG.0 to P2IFG.7 (P2IV) <sup>(1) (3)</sup>                                                                    | Maskable            | 0FFD8h          | 44          |
| Reserved                                                                                          | Reserved                                                                                                        | Maskable            | 0FFD6h          | 43          |
| RTC_B                                                                                             | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG, RTCOFIFG (RTCIV)(1)(3)                                       | Maskable            | 0FFD4h          | 42          |
| DAC12_A <sup>(4)</sup>                                                                            | DAC12_0IFG, DAC12_1IFG <sup>(1)(3)</sup>                                                                        | Maskable            | 0FFD2h          | 41          |
| Timer TA2                                                                                         | TA2CCR0 CCIFG0 <sup>(3)</sup>                                                                                   | Maskable            | 0FFD0h          | 40          |
| Timer TA2                                                                                         | TA2CCR1 CCIFG1 to TA2CCR2 CCIFG2,<br>TA2IFG (TA2IV) <sup>(1)(3)</sup>                                           | Maskable            | 0FFCEh          | 39          |
| I/O Port P3                                                                                       | P3IFG.0 to P3IFG.7 (P3IV) <sup>(1)(3)</sup>                                                                     | Maskable            | 0FFCCh          | 38          |
| I/O Port P4                                                                                       | P4IFG.0 to P4IFG.7 (P4IV) <sup>(1)(3)</sup>                                                                     | Maskable            | 0FFCAh          | 37          |

<sup>(1)</sup> Multiple source flags

<sup>(2)</sup> A reset is generated if the CPU tries to fetch instructions from within peripheral space or vacant memory space. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

<sup>(3)</sup> Interrupt flags are located in the module.

<sup>(4)</sup> Only on devices with peripheral module DAC12\_A, otherwise reserved.



Table 6-3. Interrupt Sources, Flags, and Vectors of MSP430F533x Configurations (continued)

| INTERRUPT SOURCE | INTERRUPT FLAG          | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY  |
|------------------|-------------------------|---------------------|-----------------|-----------|
|                  |                         |                     | 0FFC8h          | 36        |
| Reserved         | Reserved <sup>(5)</sup> |                     | :               | E         |
|                  |                         |                     | 0FF80h          | 0, lowest |

<sup>(5)</sup> Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, TI recommends reserving these locations.

# 6.6 Memory

Table 6-4 shows the memory organization for all device variants.

Table 6-4. Memory Organization<sup>(1)</sup> (2)

|                                          |            | MSP430F5333              | MSP430F5336              | MSP430F5338<br>MSP430F5335 |
|------------------------------------------|------------|--------------------------|--------------------------|----------------------------|
| Memory (flash)<br>Main: interrupt vector | Total Size | 128KB<br>00FFFFh-00FF80h | 128KB<br>00FFFFh-00FF80h | 256KB<br>00FFFFh-00FF80h   |
|                                          | Bank 3     | N/A                      | N/A                      | 64KB<br>047FFF-038000h     |
| Main, and mamon                          | Bank 2     | N/A                      | N/A                      | 64KB<br>037FFF-028000h     |
| Main: code memory                        | Bank 1     | 64KB<br>027FFF-018000h   | 64KB<br>027FFF-018000h   | 64KB<br>027FFF-018000h     |
|                                          | Bank 0     | 64KB<br>017FFF-008000h   | 64KB<br>017FFF-008000h   | 64KB<br>017FFF-008000h     |
|                                          | Sector 3   | N/A                      | 4KB<br>0063FFh-005400h   | 4KB<br>0063FFh-005400h     |
| DAM                                      | Sector 2   | N/A                      | 4KB<br>0053FFh-004400h   | 4KB<br>0053FFh-004400h     |
| RAM                                      | Sector 1   | 4KB<br>0043FFh-003400h   | 4KB<br>0043FFh-003400h   | 4KB<br>0043FFh-003400h     |
|                                          | Sector 0   | 4KB<br>0033FFh-002400h   | 4KB<br>0033FFh-002400h   | 4KB<br>0033FFh-002400h     |
| RAM                                      | Sector 7   | 2KB<br>0023FFh-001C00h   | 2KB<br>0023FFh-001C00h   | 2KB<br>0023FFh-001C00h     |
|                                          | Info A     | 128 B<br>0019FFh-001980h | 128 B<br>0019FFh-001980h | 128 B<br>0019FFh-001980h   |
| Information memory                       | Info B     | 128 B<br>00197Fh-001900h | 128 B<br>00197Fh-001900h | 128 B<br>00197Fh-001900h   |
| (flash)                                  | Info C     | 128 B<br>0018FFh-001880h | 128 B<br>0018FFh-001880h | 128 B<br>0018FFh-001880h   |
|                                          | Info D     | 128 B<br>00187Fh-001800h | 128 B<br>00187Fh-001800h | 128 B<br>00187Fh-001800h   |
|                                          | BSL 3      | 512 B<br>0017FFh-001600h | 512 B<br>0017FFh-001600h | 512 B<br>0017FFh-001600h   |
| Bootloader (BSL) memory                  | BSL 2      | 512 B<br>0015FFh-001400h | 512 B<br>0015FFh-001400h | 512 B<br>0015FFh-001400h   |
| (flash)                                  | BSL 1      | 512 B<br>0013FFh-001200h | 512 B<br>0013FFh-001200h | 512 B<br>0013FFh-001200h   |
|                                          | BSL 0      | 512 B<br>0011FFh-001000h | 512 B<br>0011FFh-001000h | 512 B<br>0011FFh-001000h   |
| Peripherals                              | Size       | 4KB<br>000FFFh-000000h   | 4KB<br>000FFFh-000000h   | 4KB<br>000FFFh-000000h     |
|                                          |            |                          |                          | l                          |

<sup>(1)</sup> N/A = Not available.

<sup>(2)</sup> Backup RAM is accessed through the control registers BAKMEM0, BAKMEM1, BAKMEM2, and BAKMEM3.



#### 6.7 Bootloader (BSL)

The BSL enables users to program the flash memory or RAM using a UART serial interfaces. Access to the device memory by the BSL is protected by an user-defined password. Use of the BSL requires external access to six pins (see Table 6-5). BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see *MSP430 Programming With the Bootloader (BSL)* (SLAU319).

 DEVICE SIGNAL
 BSL FUNCTION

 RST/NMI/SBWTDIO
 Entry sequence signal

 TEST/SBWTCK
 Entry sequence signal

 P1.1
 Data transmit

Data receive

Power supply

Ground supply

P1.2

VCC

VSS

Table 6-5. UART BSL Pin Requirements and Functions

# 6.8 JTAG Operation

#### 6.8.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-6 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430<sup>TM</sup> Hardware Tools User's Guide (SLAU278). For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming Via the JTAG Interface (SLAU320).

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

Table 6-6. JTAG Pin Requirements and Functions

#### 6.8.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-7 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide* (SLAU278). For a complete description of the features of the JTAG interface and its implementation, see *MSP430 Programming Via the JTAG Interface* (SLAU320).

Table 6-7. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

# 6.9 Flash Memory (Link to User's Guide)

The flash memory can be programmed by the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. The CPU can perform single-byte, single-word, and long-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called information memory.
- Segment A can be locked separately.



#### 6.10 RAM (Link to User's Guide)

The RAM is made up of n sectors. Each sector can be completely powered down to save leakage; however, all data is lost. Features of the RAM include:

- RAM has n sectors. The size of a sector can be found in Memory Organization.
- Each sector 0 to n can be complete disabled; however, data retention is lost.
- Each sector 0 to n automatically enters low power retention mode when possible.

# 6.11 Backup RAM

The backup RAM provides a limited number of bytes of RAM that are retained during LPMx.5 and during operation from a backup supply if the Battery Backup System module is implemented.

There are 8 bytes of backup RAM available on MSP430F533x. It can be wordwise accessed by the control registers BAKMEM0, BAKMEM1, BAKMEM2, and BAKMEM3.

#### 6.12 Peripherals

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208).

## 6.12.1 Digital I/O (Link to User's Guide)

Up to nine 8-bit I/O ports are implemented: P1 through P6, P8, and P9 are complete, P7 contains six individual I/O ports, and PJ contains four individual I/O ports.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Programmable drive strength on all ports.
- Edge-selectable interrupt input capability for all the eight bits of ports P1, P2, P3, and P4.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise (P1 through P9) or word-wise in pairs (PA through PD).

#### 6.12.2 Port Mapping Controller (Link to User's Guide)

The port mapping controller allows the flexible and reconfigurable mapping of digital functions to port P2. Table 6-8 lists the mnemonic for each function that can be assigned.

**Table 6-8. Port Mapping Mnemonics and Functions** 

| VALUE | PxMAPy MNEMONIC | INPUT PIN FUNCTION                     | OUTPUT PIN FUNCTION                  |  |
|-------|-----------------|----------------------------------------|--------------------------------------|--|
| 0     | PM_NONE         | None                                   | $DV_{SS}$                            |  |
| 4     | PM_CBOUT        | -                                      | Comparator_B output                  |  |
| l     | PM_TB0CLK       | Timer TB0 clock input                  | -                                    |  |
| 2     | PM_ADC12CLK     | -                                      | ADC12CLK                             |  |
| 2     | PM_DMAE0        | DMAE0 Input                            | -                                    |  |
|       | PM_SVMOUT       | -                                      | SVM output                           |  |
| 3     | PM_TB0OUTH      | Timer TB0 high impedance input TB0OUTH | -                                    |  |
| 4     | PM_TB0CCR0B     | Timer TB0 CCR0 capture input CCI0B     | Timer TB0: TB0.0 compare output Out0 |  |
| 5     | PM_TB0CCR1B     | Timer TB0 CCR1 capture input CCI1B     | Timer TB0: TB0.1 compare output Out1 |  |
| 6     | PM_TB0CCR2B     | Timer TB0 CCR2 capture input CCI2B     | Timer TB0: TB0.2 compare output Out2 |  |
| 7     | PM_TB0CCR3B     | Timer TB0 CCR3 capture input CCI3B     | Timer TB0: TB0.3 compare output Out3 |  |
| 8     | PM_TB0CCR4B     | Timer TB0 CCR4 capture input CCI4B     | Timer TB0: TB0.4 compare output Out4 |  |



# Table 6-8. Port Mapping Mnemonics and Functions (continued)

| VALUE                    | PxMAPy MNEMONIC | INPUT PIN FUNCTION                                                                                                         | OUTPUT PIN FUNCTION                       |  |  |  |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|
| 9                        | PM_TB0CCR5B     | Timer TB0 CCR5 capture input CCI5B                                                                                         | Timer TB0: TB0.5 compare output Out5      |  |  |  |
| 10                       | PM_TB0CCR6B     | Timer TB0 CCR6 capture input CCI6B                                                                                         | Timer TB0: TB0.6 compare output Out6      |  |  |  |
| 11                       | PM_UCA0RXD      | USCI_A0 UART RXD (Dire                                                                                                     | ction controlled by USCI - input)         |  |  |  |
| 11                       | PM_UCA0SOMI     | USCI_A0 SPI slave out mast                                                                                                 | er in (direction controlled by USCI)      |  |  |  |
| 12                       | PM_UCA0TXD      | USCI_A0 UART TXD (Direct                                                                                                   | ction controlled by USCI – output)        |  |  |  |
| 12                       | PM_UCA0SIMO     | USCI_A0 SPI slave in maste                                                                                                 | r out (direction controlled by USCI)      |  |  |  |
| 40                       | PM_UCA0CLK      | USCI_A0 clock input/output                                                                                                 | ut (direction controlled by USCI)         |  |  |  |
| 13                       | PM_UCB0STE      | USCI_B0 SPI slave transmit enab                                                                                            | le (direction controlled by USCI – input) |  |  |  |
| 14                       | PM_UCB0SOMI     | USCI_B0 SPI slave out master in (direction controlled by USCI)                                                             |                                           |  |  |  |
| 14                       | PM_UCB0SCL      | USCI_B0 I <sup>2</sup> C clock (open dra                                                                                   | n and direction controlled by USCI)       |  |  |  |
| 15                       | PM_UCB0SIMO     | USCI_B0 SPI slave in maste                                                                                                 | r out (direction controlled by USCI)      |  |  |  |
| 15                       | PM_UCB0SDA      | USCI_B0 I <sup>2</sup> C data (open drai                                                                                   | n and direction controlled by USCI)       |  |  |  |
| 46                       | PM_UCB0CLK      | USCI_B0 clock input/outpo                                                                                                  | ut (direction controlled by USCI)         |  |  |  |
| 16                       | PM_UCA0STE      | USCI_A0 SPI slave transmit enab                                                                                            | le (direction controlled by USCI – input) |  |  |  |
| 17                       | PM_MCLK         | -                                                                                                                          | MCLK                                      |  |  |  |
| 18                       | Reserved        | Reserved for test purpo                                                                                                    | oses. Do not use this setting.            |  |  |  |
| 19                       | Reserved        | Reserved for test purpo                                                                                                    | oses. Do not use this setting.            |  |  |  |
| 20-30                    | Reserved        | None DVSS                                                                                                                  |                                           |  |  |  |
| 31 (0FFh) <sup>(1)</sup> | PM_ANALOG       | Disables the output driver and the input Schmitt-trigger to prevent parasitic cross currents when applying analog signals. |                                           |  |  |  |

<sup>(1)</sup> The value of the PM\_ANALOG mnemonic is set to 0FFh. The port mapping registers are 5 bits wide and the upper bits are ignored, which results in a maximum value of 31.

Table 6-9 lists the default port mapping for all supported pins.

# **Table 6-9. Default Mapping**

| PIN         | PxMAPy<br>MNEMONIC         | INPUT PIN FUNCTION                                                                                                                           | OUTPUT PIN FUNCTION                                                       |  |  |
|-------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|
| P2.0/P2MAP0 | PM_UCB0STE,<br>PM_UCA0CLK  |                                                                                                                                              | (direction controlled by USCI – input),<br>(direction controlled by USCI) |  |  |
| P2.1/P2MAP1 | PM_UCB0SIMO,<br>PM_UCB0SDA |                                                                                                                                              | ut (direction controlled by USCI), and direction controlled by USCI)      |  |  |
| P2.2/P2MAP2 | PM_UCB0SOMI,<br>PM_UCB0SCL | USCI_B0 SPI slave out master in (direction controlled by USCI), USCI_B0 I <sup>2</sup> C clock (open drain and direction controlled by USCI) |                                                                           |  |  |
| P2.3/P2MAP3 | PM_UCB0CLK,<br>PM_UCA0STE  | USCI_B0 clock input/output (direction controlled by USCI), USCI_A0 SPI slave transmit enable (direction controlled by USCI – input)          |                                                                           |  |  |
| P2.4/P2MAP4 | PM_UCA0TXD,<br>PM_UCA0SIMO |                                                                                                                                              | n controlled by USCI – output),<br>ut (direction controlled by USCI)      |  |  |
| P2.5/P2MAP5 | PM_UCA0RXD,<br>PM_UCA0SOMI | USCI_A0 UART RXD (direction controlled by USCI – input), USCI_A0 SPI slave out master in (direction controlled by USCI)                      |                                                                           |  |  |
| P2.6/P2MAP6 | PM_NONE                    | -                                                                                                                                            | DVSS                                                                      |  |  |
| P2.7/P2MAP7 | PM_NONE                    | - DVSS                                                                                                                                       |                                                                           |  |  |



#### 6.12.3 Oscillator and System Clock (Link to User's Guide)

The clock system is supported by the Unified Clock System (UCS) module that includes support for a 32-kHz watch crystal oscillator (in XT1 LF mode; XT1 HF mode is not supported), an internal very-low-power low-frequency oscillator (VLO), an internal trimmed low-frequency oscillator (REFO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator XT2. The UCS module is designed to meet the requirements of both low system cost and low power consumption. The UCS module features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turnon clock source and stabilizes in 3 µs (typical). The UCS module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32-kHz watch crystal (XT1), a high-frequency crystal (XT2), the internal low-frequency oscillator (VLO), the trimmed low-frequency oscillator (REFO), or the internal digitally-controlled oscillator DCO.
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by same sources available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources available to ACLK.
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, ACLK/8, ACLK/16, ACLK/32.

#### 6.12.4 Power-Management Module (PMM) (Link to User's Guide)

The PMM includes an integrated voltage regulator that supplies the core voltage to the device and contains programmable output levels to provide for power optimization. The PMM also includes supply voltage supervisor (SVS) and supply voltage monitoring (SVM) circuitry, as well as brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS and SVM circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (the device is not automatically reset). SVS and SVM circuitry is available on the primary supply and core supply.

#### 6.12.5 Hardware Multiplier (MPY) (Link to User's Guide)

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

#### 6.12.6 Real-Time Clock (RTC\_B) (Link to User's Guide)

The RTC\_B module can be configured for real-time clock (RTC) or calendar mode providing seconds, minutes, hours, day of week, day of month, month, and year. Calendar mode integrates an internal calendar which compensates for months with less than 31 days and includes leap year correction. The RTC\_B also supports flexible alarm functions and offset-calibration hardware. The implementation on this device supports operation in LPM3.5 mode and operation from a backup supply.

The application report *Using the MSP430 RTC\_B Module With Battery Backup Supply* (SLAA665) describes how to use the RTC\_B with battery backup supply functionality to retain the time and keep the RTC counting through loss of main power supply, and how to perform correct reinitialization when the main power supply is restored.

# 6.12.7 Watchdog Timer (WDT\_A) (Link to User's Guide)

The primary function of the WDT\_A module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.



## 6.12.8 System Module (SYS) (Link to User's Guide)

The SYS module handles many of the system functions within the device. These include power-on reset and power-up clear handling, NMI source selection and management, reset interrupt vector generators, bootloader entry mechanisms, and configuration management (device descriptors). SYS also includes a data exchange mechanism through JTAG called a JTAG mailbox that can be used in the application.

Table 6-10 lists the SYS interrupt vector registers.

Table 6-10. System Module Interrupt Vector Registers

| INTERRUPT VECTOR<br>REGISTER | INTERRUPT EVENT                | WORD ADDRESS | OFFSET     | PRIORITY |
|------------------------------|--------------------------------|--------------|------------|----------|
|                              | No interrupt pending           |              | 00h        |          |
|                              | Brownout (BOR)                 |              | 02h        | Highest  |
|                              | RST/NMI (BOR)                  |              | 04h        |          |
|                              | PMMSWBOR (BOR)                 |              | 06h        |          |
|                              | LPM3.5 or LPM4.5 wakeup (BOR)  |              | 08h        |          |
|                              | Security violation (BOR)       |              | 0Ah        |          |
|                              | SVSL (POR)                     |              | 0Ch        |          |
|                              | SVSH (POR)                     |              | 0Eh        |          |
| CVCDCTIV Custom Decet        | SVML_OVP (POR)                 | 019Eh        | 10h        |          |
| SYSRSTIV, System Reset       | SVMH_OVP (POR)                 | UT9EN        | 12h        |          |
|                              | PMMSWPOR (POR)                 |              | 14h        |          |
|                              | WDT time-out (PUC)             |              | 16h        |          |
|                              | WDT key violation (PUC)        |              | 18h        |          |
|                              | KEYV flash key violation (PUC) |              | 1Ah        |          |
|                              | Reserved                       |              | 1Ch        |          |
|                              | Peripheral area fetch (PUC)    |              | 1Eh        |          |
|                              | PMM key violation (PUC)        |              | 20h        |          |
|                              | Reserved                       |              | 22h to 3Eh | Lowest   |
|                              | No interrupt pending           |              | 00h        |          |
|                              | SVMLIFG                        |              | 02h        | Highest  |
|                              | SVMHIFG                        |              | 04h        |          |
|                              | DLYLIFG                        |              | 06h        |          |
|                              | DLYHIFG                        |              | 08h        |          |
| SYSSNIV, System NMI          | VMAIFG                         | 019Ch        | 0Ah        |          |
|                              | JMBINIFG                       |              | 0Ch        |          |
|                              | JMBOUTIFG                      |              | 0Eh        |          |
|                              | SVMLVLRIFG                     |              | 10h        |          |
|                              | SVMHVLRIFG<br>Reserved         |              | 12h        |          |
|                              |                                |              | 14h to 1Eh | Lowest   |
|                              | No interrupt pending           |              | 00h        |          |
|                              | NMIIFG                         |              | 02h        | Highest  |
| SYSUNIV, User NMI            | OFIFG                          | 019Ah        | 04h        | -        |
|                              | ACCVIFG                        |              | 06h        |          |
|                              | Reserved                       |              | 08h to 1Eh | Lowest   |



#### 6.12.9 DMA Controller (Link to User's Guide)

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12\_A conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral. Table 6-11 lists the trigger assignments for each DMA channel.

Table 6-11. DMA Trigger Assignments<sup>(1)</sup>

| TDICCED | CHANNEL |                           |         |                       |         |         |  |  |
|---------|---------|---------------------------|---------|-----------------------|---------|---------|--|--|
| TRIGGER | 0       | 1                         | 2       | 3                     | 4       | 5       |  |  |
| 0       |         |                           | DM      | AREQ                  |         |         |  |  |
| 1       |         |                           | TA0CC   | R0 CCIFG              |         |         |  |  |
| 2       |         |                           | TA0CC   | R2 CCIFG              |         |         |  |  |
| 3       |         |                           | TA1CC   | R0 CCIFG              |         |         |  |  |
| 4       |         |                           | TA1CC   | R2 CCIFG              |         |         |  |  |
| 5       |         |                           | TA2CC   | R0 CCIFG              |         |         |  |  |
| 6       |         |                           | TA2CC   | R2 CCIFG              |         |         |  |  |
| 7       |         |                           | TBCCI   | R0 CCIFG              |         |         |  |  |
| 8       |         |                           | TBCCI   | R2 CCIFG              |         |         |  |  |
| 9       |         |                           | Re      | served                |         |         |  |  |
| 10      |         |                           | Re      | served                |         |         |  |  |
| 11      |         |                           | Re      | served                |         |         |  |  |
| 12      |         |                           | Re      | served                |         |         |  |  |
| 13      |         |                           | Re      | served                |         |         |  |  |
| 14      |         |                           | Re      | served                |         |         |  |  |
| 15      |         |                           | Res     | served                |         |         |  |  |
| 16      |         |                           | UCA     | 0RXIFG                |         |         |  |  |
| 17      |         |                           | UCA     | 0TXIFG                |         |         |  |  |
| 18      |         |                           | UCB     | 0RXIFG                |         |         |  |  |
| 19      |         |                           | UCB     | 0TXIFG                |         |         |  |  |
| 20      |         |                           | UCA     | 1RXIFG                |         |         |  |  |
| 21      |         |                           | UCA     | 1TXIFG                |         |         |  |  |
| 22      |         |                           | UCB     | 1RXIFG                |         |         |  |  |
| 23      |         |                           | UCB     | 1TXIFG                |         |         |  |  |
| 24      |         |                           | ADC     | 12IFGx                |         |         |  |  |
| 25      |         |                           |         | 2_0IFG <sup>(2)</sup> |         |         |  |  |
| 26      |         | DAC12_1IFG <sup>(2)</sup> |         |                       |         |         |  |  |
| 27      |         |                           | Re      | served                |         |         |  |  |
| 28      |         |                           | Res     | served                |         |         |  |  |
| 29      |         |                           | MP      | ready                 |         |         |  |  |
| 30      | DMA5IFG | DMA0IFG                   | DMA1IFG | DMA2IFG               | DMA3IFG | DMA4IFG |  |  |
| 31      |         |                           | DI      | ИАЕ0                  |         |         |  |  |

<sup>(1)</sup> Reserved DMA triggers may be used by other devices in the family. Reserved DMA triggers will not cause any DMA trigger event when selected.

<sup>(2)</sup> Only on devices with peripheral module DAC12 A. Reserved on devices without DAC.



# 6.12.10 Universal Serial Communication Interface (USCI) (Links to User's Guide: UART Mode, SPI Mode, FC Mode)

The USCI modules are used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3-pin or 4-pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA. Each USCI module contains two portions, A and B.

The USCI\_An module provides support for SPI (3-pin or 4-pin), UART, enhanced UART, or IrDA.

The USCI\_Bn module provides support for SPI (3-pin or 4-pin) or I<sup>2</sup>C.

The MSP430F533x series includes two complete USCI modules (n = 0 to 1).

## 6.12.11 Timer TA0 (Link to User's Guide)

Timer TA0 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers (see Table 6-12). TA0 can support multiple capture/compares, PWM outputs, and interval timing. TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.

Table 6-12. Timer TA0 Signal Connections

| INPUT PI | NUMBER  | DEVICE           | MODULE          | MODULE     | MODULE           | DEVICE           | OUTPUT P | IN NUMBER         |                           |
|----------|---------|------------------|-----------------|------------|------------------|------------------|----------|-------------------|---------------------------|
| PZ       | ZQW     | INPUT<br>SIGNAL  | INPUT<br>SIGNAL | BLOCK      | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | PZ       | ZQW               |                           |
| 34-P1.0  | L5-P1.0 | TA0CLK           | TACLK           |            |                  |                  |          |                   |                           |
|          |         | ACLK             | ACLK            | <b>T</b> ' | N. 1.0           | N10              |          |                   |                           |
|          |         | SMCLK            | SMCLK           | Timer      | NA               | NA               |          |                   |                           |
| 34-P1.0  | L5-P1.0 | TA0CLK           | TACLK           |            |                  |                  |          |                   |                           |
| 35-P1.1  | M5-P1.1 | TA0.0            | CCI0A           |            |                  |                  | 35-P1.1  | M5-P1.1           |                           |
|          |         | DV <sub>SS</sub> | CCI0B           | CCDO       | TA0              | TAO 0            |          |                   |                           |
|          |         | DV <sub>SS</sub> | GND             | CCR0       | TA0              | TA0.0            |          |                   |                           |
|          |         | DV <sub>CC</sub> | V <sub>CC</sub> |            |                  |                  |          |                   |                           |
| 36-P1.2  | J6-P1.2 | TA0.1            | CCI1A           |            |                  |                  | 36-P1.2  | J6-P1.2           |                           |
| 40-P1.6  | J7-P1.6 | TA0.1            | CCI1B           |            |                  |                  | 40-P1.6  | J7-P1.6           |                           |
|          |         | DV <sub>SS</sub> | GND             | CCR1 TA1   | CCR1             | TA1              | TA0.1    | ADC12_A<br>ADC12S | A (internal)<br>HSx = {1} |
|          |         | DV <sub>CC</sub> | V <sub>CC</sub> |            |                  |                  |          |                   |                           |
| 37-P1.3  | H6-P1.3 | TA0.2            | CCI2A           |            |                  |                  | 37-P1.3  | H6-P1.3           |                           |
| 41-P1.7  | M7-P1.7 | TA0.2            | CCI2B           | 0000       | TA0              | T400             | 41-P1.7  | M7-P1.7           |                           |
|          |         | DV <sub>SS</sub> | GND             | CCR2       | TA2              | TA0.2            |          |                   |                           |
|          |         | DV <sub>CC</sub> | V <sub>cc</sub> |            |                  |                  |          |                   |                           |
| 38-P1.4  | M6-P1.4 | TA0.3            | CCI3A           |            |                  |                  | 38-P1.4  | M6-P1.4           |                           |
|          |         | DV <sub>SS</sub> | CCI3B           | CCDA       | TA3              | TAO 2            |          |                   |                           |
|          |         | DV <sub>SS</sub> | GND             | CCR3       | 1A3              | TA0.3            |          |                   |                           |
|          |         | DV <sub>CC</sub> | V <sub>CC</sub> |            |                  |                  |          |                   |                           |
| 39-P1.5  | L6-P1.5 | TA0.4            | CCI4A           |            |                  |                  | 39-P1.5  | L6-P1.5           |                           |
|          |         | DV <sub>SS</sub> | CCI4B           | 0004       | T 4 4            |                  |          |                   |                           |
|          |         | DV <sub>SS</sub> | GND             | CCR4       | TA4              | TA0.4            |          |                   |                           |
|          |         | DV <sub>CC</sub> | V <sub>CC</sub> |            |                  |                  |          |                   |                           |



# 6.12.12 Timer TA1 (Link to User's Guide)

Timer TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers(see Table 6-13). TA1 supports multiple capture/compares, PWM outputs, and interval timing. TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.

**Table 6-13. Timer TA1 Signal Connections** 

| INPUT PIN | NUMBER  | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT P | IN NUMBER                                 |
|-----------|---------|---------------------|-----------------|--------|------------------|------------------|----------|-------------------------------------------|
| PZ        | ZQW     | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | PZ       | ZQW                                       |
| 42-P3.0   | L7-P3.0 | TA1CLK              | TACLK           |        |                  |                  |          |                                           |
|           |         | ACLK                | ACLK            | Timer  | NA               | NA               |          |                                           |
|           |         | SMCLK               | SMCLK           | rimer  | INA              | INA              |          |                                           |
| 42-P3.0   | L7-P3.0 | TA1CLK              | TACLK           |        |                  |                  |          |                                           |
| 43-P3.1   | H7-P3.1 | TA1.0               | CCI0A           |        |                  |                  | 43-P3.1  | H7-P3.1                                   |
|           |         | DV <sub>SS</sub>    | CCI0B           | CCDO   | TA0              | TA4.0            |          |                                           |
|           |         | DV <sub>SS</sub>    | GND             | CCR0   | TA0              | TA1.0            |          |                                           |
|           |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |          |                                           |
| 44-P3.2   | M8-P3.2 | TA1.1               | CCI1A           |        |                  |                  | 44-P3.2  | M8-P3.2                                   |
|           |         | CBOUT<br>(internal) | CCI1B           | CCR1   | TA1              | TA1.1            | DAC12_0  | 2_A <sup>(1)</sup><br>, DAC12_1<br>ernal) |
|           |         | DV <sub>SS</sub>    | GND             |        |                  |                  |          |                                           |
|           |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |          |                                           |
| 45-P3.3   | L8-P3.3 | TA1.2               | CCI2A           |        |                  |                  | 45-P3.3  | L8-P3.3                                   |
|           |         | ACLK<br>(internal)  | CCI2B           | CCR2   | TA2              | TA1.2            |          |                                           |
|           |         | DV <sub>SS</sub>    | GND             |        |                  |                  |          |                                           |
|           |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |          |                                           |

<sup>(1)</sup> Only on devices with peripheral module DAC12\_A.



# 6.12.13 Timer TA2 (Link to User's Guide)

Timer TA2 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers(see Table 6-14). TA2 supports multiple capture/compares, PWM outputs, and interval timing. TA2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.

**Table 6-14. Timer TA2 Signal Connections** 

| INPUT PIN | NUMBER   | DEVICE             | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT P | IN NUMBER |  |
|-----------|----------|--------------------|-----------------|--------|------------------|------------------|----------|-----------|--|
| PZ        | ZQW      | INPUT<br>SIGNAL    | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | PZ       | ZQW       |  |
| 46-P3.4   | J8-P3.4  | TA2CLK             | TACLK           |        |                  |                  |          |           |  |
|           |          | ACLK               | ACLK            | Timer  | NA               | NA               |          |           |  |
|           |          | SMCLK              | SMCLK           | rimer  | INA              | INA              |          |           |  |
| 46-P3.4   | J8-P3.4  | TA2CLK             | TACLK           |        |                  |                  |          |           |  |
| 47-P3.5   | M9-P3.5  | TA2.0              | CCI0A           |        |                  |                  | 47-P3.5  | M9-P3.5   |  |
|           |          | DV <sub>SS</sub>   | CCI0B           | CCDO   | TA0              | TAO 0            |          |           |  |
|           |          | DV <sub>SS</sub>   | GND             | CCR0   | TA0              | TA2.0            |          |           |  |
|           |          | DV <sub>CC</sub>   | V <sub>CC</sub> |        |                  |                  |          |           |  |
| 48-P3.6   | L9-P3.6  | TA2.1              | CCI1A           |        |                  |                  | 48-P3.6  | L9-P3.6   |  |
|           |          | CBOUT (internal)   | CCI1B           | CCR1   | TA1              | TA2.1            |          |           |  |
|           |          | DV <sub>SS</sub>   | GND             |        |                  |                  |          |           |  |
|           |          | DV <sub>CC</sub>   | V <sub>CC</sub> |        |                  |                  |          |           |  |
| 49-P3.7   | M10-P3.7 | TA2.2              | CCI2A           |        |                  |                  | 49-P3.7  | M10-P3.7  |  |
|           |          | ACLK<br>(internal) | CCI2B           | CCR2   | CCR2             | TA2              | TA2.2    |           |  |
|           |          | DV <sub>SS</sub>   | GND             |        |                  |                  |          |           |  |
|           |          | DV <sub>CC</sub>   | V <sub>CC</sub> |        |                  |                  |          |           |  |



# 6.12.14 Timer TB0 (Link to User's Guide)

Timer TB0 is a 16-bit timer/counter (Timer\_B type) with seven capture/compare registers(see Table 6-15). TB0 supports multiple capture/compares, PWM outputs, and interval timing. TB0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.

Table 6-15. Timer TB0 Signal Connections

| INPUT PIN                        | NUMBER                            | DEVICE           | MODULE          | MODULE   | MODULE           | DEVICE           | OUTPUT P              | N NUMBER                |                         |
|----------------------------------|-----------------------------------|------------------|-----------------|----------|------------------|------------------|-----------------------|-------------------------|-------------------------|
| PZ                               | ZQW                               | INPUT<br>SIGNAL  | INPUT<br>SIGNAL | BLOCK    | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | PZ                    | ZQW                     |                         |
| 58-P8.0<br>P2MAPx <sup>(1)</sup> | J11-P8.0<br>P2MAPx <sup>(1)</sup> | TB0CLK           | TB0CLK          |          |                  |                  |                       |                         |                         |
|                                  |                                   | ACLK             | ACLK            | Timer    | NA               | NA               |                       |                         |                         |
|                                  |                                   | SMCLK            | SMCLK           | rimer    | INA              | INA              |                       |                         |                         |
| 58-P8.0<br>P2MAPx <sup>(1)</sup> | J11-P8.0<br>P2MAPx <sup>(1)</sup> | TB0CLK           | TB0CLK          |          |                  |                  |                       |                         |                         |
| 50-P4.0                          | J9-P4.0                           | TB0.0            | CCI0A           |          |                  |                  | 50-P4.0               | J9-P4.0                 |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.0            | CCI0B           |          |                  |                  | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | $DV_{SS}$        | GND             | CCR0     | TB0              | TB0.0            |                       | (internal)<br>HSx = {2} |                         |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 51-P4.1                          | M11-P4.1                          | TB0.1            | CCI1A           |          |                  |                  | 51-P4.1               | M11-P4.1                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.1            | CCI1B           |          |                  |                  | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | $DV_{SS}$        | GND             | CCR1     | TB1              | TB1              | TB0.1                 |                         | (internal)<br>HSx = {3} |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 52-P4.2                          | L10-P4.2                          | TB0.2            | CCI2A           |          |                  |                  | 52-P4.2               | L10-P4.2                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.2            | CCI2B           | CCR2 TB2 |                  |                  | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | $DV_SS$          | GND             |          | CCR2             | TB2              | TB2                   | TB0.2                   | DAC12_0                 |
|                                  |                                   | DV <sub>CC</sub> | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 53-P4.3                          | M12-P4.3                          | TB0.3            | CCI3A           |          |                  |                  | 53-P4.3               | M12-P4.3                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.3            | CCI3B           | CCDA     | TDO              | TDO O            | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | DV <sub>SS</sub> | GND             | CCR3     | TB3              | TB0.3            |                       |                         |                         |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 54-P4.4                          | L12-P4.4                          | TB0.4            | CCI4A           |          |                  |                  | 54-P4.4               | L12-P4.4                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.4            | CCI4B           | CCR4     | TB4              | TB0.4            | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | $DV_SS$          | GND             | CCR4     | 104              | 160.4            |                       |                         |                         |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 55-P4.5                          | L11-P4.5                          | TB0.5            | CCI5A           |          |                  |                  | 55-P4.5               | L11-P4.5                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.5            | CCI5B           | CCR5     | TDE              | TPO F            | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | $DV_SS$          | GND             | CCR5     | TB5              | TB0.5            |                       |                         |                         |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |
| 56-P4.6                          | K11-P4.6                          | TB0.6            | CCI6A           |          |                  |                  | 56-P4.6               | K11-P4.6                |                         |
| P2MAPx <sup>(1)</sup>            | P2MAPx <sup>(1)</sup>             | TB0.6            | CCI6B           | CCR6     | TB6              | TB0.6            | P2MAPx <sup>(1)</sup> | P2MAPx <sup>(1)</sup>   |                         |
|                                  |                                   | DV <sub>SS</sub> | GND             | CCKO     | 100              | 1 00.0           |                       |                         |                         |
|                                  |                                   | $DV_CC$          | V <sub>CC</sub> |          |                  |                  |                       |                         |                         |

<sup>(1)</sup> Timer functions selectable by the port mapping controller.

<sup>(2)</sup> Only on devices with peripheral module DAC12\_A.

#### 6.12.15 Comparator B (Link to User's Guide)

The primary function of the Comparator\_B module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

## 6.12.16 ADC12\_A (Link to User's Guide)

The ADC12\_A module supports fast 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator, and a 16-word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

# 6.12.17 DAC12\_A (Link to User's Guide)

The DAC12\_A module is a 12-bit R-ladder voltage-output DAC. The DAC12\_A may be used in 8-bit or 12-bit mode, and may be used with the DMA controller. When multiple DAC12\_A modules are present, they may be grouped together for synchronous operation.

#### 6.12.18 CRC16 (Link to User's Guide)

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

# 6.12.19 Voltage Reference (REF) Module (Link to User's Guide)

The REF module generates all of the critical reference voltages that can be used by the various analog peripherals in the device.

#### 6.12.20 LDO and PU Port

The integrated 3.3-V power system incorporates an integrated 3.3-V LDO regulator that allows the entire MSP430 microcontroller to be powered from nominal 5-V LDOI when it is made available for the system. Alternatively, the power system can supply power only to other components within the system, or it can be unused altogether.

The Port U Pins (PU.0/PU.1) function as general-purpose high-current I/O pins. These pins can only be configured together as either both inputs or both outputs. Port U is supplied by the LDOO rail. If the 3.3-V LDO is not being used in the system (disabled), the LDOO pin can be supplied externally.

#### 6.12.21 Embedded Emulation Module (EEM) (Link to User's Guide)

The EEM supports real-time in-system debugging. The L version of the EEM has the following features:

- Eight hardware triggers or breakpoints on memory access
- Two hardware triggers or breakpoints on CPU register write access
- Up to 10 hardware triggers can be combined to form complex triggers or breakpoints
- Two cycle counters
- Sequencer
- State storage
- Clock control on module level



# 6.12.22 Peripheral File Map

Table 6-16 lists the register base address for all of the available peripheral modules.

# Table 6-16. Peripherals

| MODULE NAME                                   | BASE ADDRESS | OFFSET ADDRESS RANGE <sup>(1)</sup> |
|-----------------------------------------------|--------------|-------------------------------------|
| Special Functions (see Table 6-17)            | 0100h        | 000h-01Fh                           |
| PMM (see Table 6-18)                          | 0120h        | 000h-010h                           |
| Flash Control (see Table 6-19)                | 0140h        | 000h-00Fh                           |
| CRC16 (see Table 6-20)                        | 0150h        | 000h-007h                           |
| RAM Control (see Table 6-21)                  | 0158h        | 000h-001h                           |
| Watchdog (see Table 6-22)                     | 015Ch        | 000h-001h                           |
| UCS (see Table 6-23)                          | 0160h        | 000h-01Fh                           |
| SYS (see Table 6-24)                          | 0180h        | 000h-01Fh                           |
| Shared Reference (see Table 6-25)             | 01B0h        | 000h-001h                           |
| Port Mapping Control (see Table 6-26)         | 01C0h        | 000h-003h                           |
| Port Mapping Port P2 (see Table 6-26)         | 01D0h        | 000h-007h                           |
| Port P1, P2 (see Table 6-27)                  | 0200h        | 000h-01Fh                           |
| Port P3, P4 (see Table 6-28)                  | 0220h        | 000h-01Fh                           |
| Port P5, P6 (see Table 6-29)                  | 0240h        | 000h-00Bh                           |
| Port P7, P8 (see Table 6-30)                  | 0260h        | 000h-00Bh                           |
| Port P9 (see Table 6-31)                      | 0280h        | 000h-00Bh                           |
| Port PJ (see Table 6-32)                      | 0320h        | 000h-01Fh                           |
| Timer TA0 (see Table 6-33)                    | 0340h        | 000h-02Eh                           |
| Timer TA1 (see Table 6-34)                    | 0380h        | 000h-02Eh                           |
| Timer TB0 (see Table 6-35)                    | 03C0h        | 000h-02Eh                           |
| Timer TA2 (see Table 6-36)                    | 0400h        | 000h-02Eh                           |
| Battery Backup (see Table 6-37)               | 0480h        | 000h-01Fh                           |
| RTC_B (see Table 6-38)                        | 04A0h        | 000h-01Fh                           |
| 32-bit Hardware Multiplier (see Table 6-39)   | 04C0h        | 000h-02Fh                           |
| DMA General Control (see Table 6-40)          | 0500h        | 000h-00Fh                           |
| DMA Channel 0 (see Table 6-40)                | 0510h        | 000h-00Ah                           |
| DMA Channel 1 (see Table 6-40)                | 0520h        | 000h-00Ah                           |
| DMA Channel 2 (see Table 6-40)                | 0530h        | 000h-00Ah                           |
| DMA Channel 3 (see Table 6-40)                | 0540h        | 000h-00Ah                           |
| DMA Channel 4 (see Table 6-40)                | 0550h        | 000h-00Ah                           |
| DMA Channel 5 (see Table 6-40)                | 0560h        | 000h-00Ah                           |
| USCI_A0 (see Table 6-41)                      | 05C0h        | 000h-01Fh                           |
| USCI_B0 (see Table 6-42)                      | 05E0h        | 000h-01Fh                           |
| USCI_A1 (see Table 6-43)                      | 0600h        | 000h-01Fh                           |
| USCI_B1 (see Table 6-44)                      | 0620h        | 000h-01Fh                           |
| ADC12_A (see Table 6-45)                      | 0700h        | 000h-03Fh                           |
| DAC12_A (see Table 6-46)                      | 0780h        | 000h-01Fh                           |
| Comparator_B (see Table 6-47)                 | 08C0h        | 000h-00Fh                           |
| LDO and Port U configuration (see Table 6-48) | 0900h        | 000h-014h                           |

<sup>(1)</sup> For a detailed description of the individual control register offset addresses, see the MSP430x5xx and MSP430x6xx Family User's Guide (SLAU208).



# Table 6-17. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

# Table 6-18. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| PMM control 0            | PMMCTL0  | 00h    |
| PMM control 1            | PMMCTL1  | 02h    |
| SVS high-side control    | SVSMHCTL | 04h    |
| SVS low-side control     | SVSMLCTL | 06h    |
| PMM interrupt flags      | PMMIFG   | 0Ch    |
| PMM interrupt enable     | PMMIE    | 0Eh    |
| PMM power mode 5 control | PM5CTL0  | 10h    |

#### Table 6-19. Flash Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| Flash control 1      | FCTL1    | 00h    |
| Flash control 3      | FCTL3    | 04h    |
| Flash control 4      | FCTL4    | 06h    |

# Table 6-20. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION | REGISTER    | OFFSET |
|----------------------|-------------|--------|
| CRC data input       | CRC16DI     | 00h    |
| CRC result           | CRC16INIRES | 04h    |

# Table 6-21. RAM Control Registers (Base Address: 0158h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| RAM control 0        | RCCTL0   | 00h    |

# Table 6-22. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

# Table 6-23. UCS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| UCS control 0        | UCSCTL0  | 00h    |
| UCS control 1        | UCSCTL1  | 02h    |
| UCS control 2        | UCSCTL2  | 04h    |
| UCS control 3        | UCSCTL3  | 06h    |
| UCS control 4        | UCSCTL4  | 08h    |
| UCS control 5        | UCSCTL5  | 0Ah    |
| UCS control 6        | UCSCTL6  | 0Ch    |
| UCS control 7        | UCSCTL7  | 0Eh    |
| UCS control 8        | UCSCTL8  | 10h    |



# Table 6-24. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| System control                | SYSCTL    | 00h    |
| Bootloader configuration area | SYSBSLC   | 02h    |
| JTAG mailbox control          | SYSJMBC   | 06h    |
| JTAG mailbox input 0          | SYSJMBI0  | 08h    |
| JTAG mailbox input 1          | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0         | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1         | SYSJMBO1  | 0Eh    |
| Bus error vector generator    | SYSBERRIV | 18h    |
| User NMI vector generator     | SYSUNIV   | 1Ah    |
| System NMI vector generator   | SYSSNIV   | 1Ch    |
| Reset vector generator        | SYSRSTIV  | 1Eh    |

# Table 6-25. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

# Table 6-26. Port Mapping Registers (Base Address of Port Mapping Control: 01C0h, Port P2: 01D0h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| Port mapping password | PMAPPWD  | 00h    |
| Port mapping control  | PMAPCTL  | 02h    |
| Port P2.0 mapping     | P2MAP0   | 00h    |
| Port P2.1 mapping     | P2MAP1   | 01h    |
| Port P2.2 mapping     | P2MAP2   | 02h    |
| Port P2.3 mapping     | P2MAP3   | 03h    |
| Port P2.4 mapping     | P2MAP4   | 04h    |
| Port P2.5 mapping     | P2MAP5   | 05h    |
| Port P2.6 mapping     | P2MAP6   | 06h    |
| Port P2.7 mapping     | P2MAP7   | 07h    |

#### Table 6-27. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P1 input                  | P1IN     | 00h    |
| Port P1 output                 | P1OUT    | 02h    |
| Port P1 direction              | P1DIR    | 04h    |
| Port P1 pullup/pulldown enable | P1REN    | 06h    |
| Port P1 drive strength         | P1DS     | 08h    |
| Port P1 selection              | P1SEL    | 0Ah    |
| Port P1 interrupt vector word  | P1IV     | 0Eh    |
| Port P1 interrupt edge select  | P1IES    | 18h    |
| Port P1 interrupt enable       | P1IE     | 1Ah    |
| Port P1 interrupt flag         | P1IFG    | 1Ch    |
| Port P2 input                  | P2IN     | 01h    |
| Port P2 output                 | P2OUT    | 03h    |
| Port P2 direction              | P2DIR    | 05h    |
| Port P2 pullup/pulldown enable | P2REN    | 07h    |



# Table 6-27. Port P1, P2 Registers (Base Address: 0200h) (continued)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P2 drive strength        | P2DS     | 09h    |
| Port P2 selection             | P2SEL    | 0Bh    |
| Port P2 interrupt vector word | P2IV     | 1Eh    |
| Port P2 interrupt edge select | P2IES    | 19h    |
| Port P2 interrupt enable      | P2IE     | 1Bh    |
| Port P2 interrupt flag        | P2IFG    | 1Dh    |

# Table 6-28. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P3 input                  | P3IN     | 00h    |
| Port P3 output                 | P3OUT    | 02h    |
| Port P3 direction              | P3DIR    | 04h    |
| Port P3 pullup/pulldown enable | P3REN    | 06h    |
| Port P3 drive strength         | P3DS     | 08h    |
| Port P3 selection              | P3SEL    | 0Ah    |
| Port P3 interrupt vector word  | P3IV     | 0Eh    |
| Port P3 interrupt edge select  | P3IES    | 18h    |
| Port P3 interrupt enable       | P3IE     | 1Ah    |
| Port P3 interrupt flag         | P3IFG    | 1Ch    |
| Port P4 input                  | P4IN     | 01h    |
| Port P4 output                 | P4OUT    | 03h    |
| Port P4 direction              | P4DIR    | 05h    |
| Port P4 pullup/pulldown enable | P4REN    | 07h    |
| Port P4 drive strength         | P4DS     | 09h    |
| Port P4 selection              | P4SEL    | 0Bh    |
| Port P4 interrupt vector word  | P4IV     | 1Eh    |
| Port P4 interrupt edge select  | P4IES    | 19h    |
| Port P4 interrupt enable       | P4IE     | 1Bh    |
| Port P4 interrupt flag         | P4IFG    | 1Dh    |

# Table 6-29. Port P5, P6 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P5 input                  | P5IN     | 00h    |
| Port P5 output                 | P5OUT    | 02h    |
| Port P5 direction              | P5DIR    | 04h    |
| Port P5 pullup/pulldown enable | P5REN    | 06h    |
| Port P5 drive strength         | P5DS     | 08h    |
| Port P5 selection              | P5SEL    | 0Ah    |
| Port P6 input                  | P6IN     | 01h    |
| Port P6 output                 | P6OUT    | 03h    |
| Port P6 direction              | P6DIR    | 05h    |
| Port P6 pullup/pulldown enable | P6REN    | 07h    |
| Port P6 drive strength         | P6DS     | 09h    |
| Port P6 selection              | P6SEL    | 0Bh    |



# Table 6-30. Port P7, P8 Registers (Base Address: 0260h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P7 input                  | P7IN     | 00h    |
| Port P7 output                 | P7OUT    | 02h    |
| Port P7 direction              | P7DIR    | 04h    |
| Port P7 pullup/pulldown enable | P7REN    | 06h    |
| Port P7 drive strength         | P7DS     | 08h    |
| Port P7 selection              | P7SEL    | 0Ah    |
| Port P8 input                  | P8IN     | 01h    |
| Port P8 output                 | P8OUT    | 03h    |
| Port P8 direction              | P8DIR    | 05h    |
| Port P8 pullup/pulldown enable | P8REN    | 07h    |
| Port P8 drive strength         | P8DS     | 09h    |
| Port P8 selection              | P8SEL    | 0Bh    |

# Table 6-31. Port P9 Register (Base Address: 0280h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P9 input                  | P9IN     | 00h    |
| Port P9 output                 | P9OUT    | 02h    |
| Port P9 direction              | P9DIR    | 04h    |
| Port P9 pullup/pulldown enable | P9REN    | 06h    |
| Port P9 drive strength         | P9DS     | 08h    |
| Port P9 selection              | P9SEL    | 0Ah    |

# Table 6-32. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port PJ input                  | PJIN     | 00h    |
| Port PJ output                 | PJOUT    | 02h    |
| Port PJ direction              | PJDIR    | 04h    |
| Port PJ pullup/pulldown enable | PJREN    | 06h    |
| Port PJ drive strength         | PJDS     | 08h    |

# Table 6-33. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| Capture/compare control 3 | TA0CCTL3 | 08h    |
| Capture/compare control 4 | TA0CCTL4 | 0Ah    |
| TA0 counter               | TAOR     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| Capture/compare 3         | TA0CCR3  | 18h    |
| Capture/compare 4         | TA0CCR4  | 1Ah    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |

# Table 6-34. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |

# Table 6-35. TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| Capture/compare control 3 | TB0CCTL3 | 08h    |
| Capture/compare control 4 | TB0CCTL4 | 0Ah    |
| Capture/compare control 5 | TB0CCTL5 | 0Ch    |
| Capture/compare control 6 | TB0CCTL6 | 0Eh    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| Capture/compare 3         | TB0CCR3  | 18h    |
| Capture/compare 4         | TB0CCR4  | 1Ah    |
| Capture/compare 5         | TB0CCR5  | 1Ch    |
| Capture/compare 6         | TB0CCR6  | 1Eh    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

# Table 6-36. TA2 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA2 control               | TA2CTL   | 00h    |
| Capture/compare control 0 | TA2CCTL0 | 02h    |
| Capture/compare control 1 | TA2CCTL1 | 04h    |
| Capture/compare control 2 | TA2CCTL2 | 06h    |
| TA2 counter               | TA2R     | 10h    |
| Capture/compare 0         | TA2CCR0  | 12h    |
| Capture/compare 1         | TA2CCR1  | 14h    |
| Capture/compare 2         | TA2CCR2  | 16h    |
| TA2 expansion 0           | TA2EX0   | 20h    |
| TA2 interrupt vector      | TA2IV    | 2Eh    |



### Table 6-37. Battery Backup Registers (Base Address: 0480h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Battery backup memory 0 | BAKMEM0  | 00h    |
| Battery backup memory 1 | BAKMEM1  | 02h    |
| Battery backup memory 2 | BAKMEM2  | 04h    |
| Battery backup memory 3 | BAKMEM3  | 06h    |
| Battery backup control  | BAKCTL   | 1Ch    |
| Battery charger control | BAKCHCTL | 1Eh    |

### Table 6-38. Real-Time Clock Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION      | REGISTER  | OFFSET |
|---------------------------|-----------|--------|
| RTC control 0             | RTCCTL0   | 00h    |
| RTC control 1             | RTCCTL1   | 01h    |
| RTC control 2             | RTCCTL2   | 02h    |
| RTC control 3             | RTCCTL3   | 03h    |
| RTC prescaler 0 control   | RTCPS0CTL | 08h    |
| RTC prescaler 1 control   | RTCPS1CTL | 0Ah    |
| RTC prescaler 0           | RTCPS0    | 0Ch    |
| RTC prescaler 1           | RTCPS1    | 0Dh    |
| RTC interrupt vector word | RTCIV     | 0Eh    |
| RTC seconds               | RTCSEC    | 10h    |
| RTC minutes               | RTCMIN    | 11h    |
| RTC hours                 | RTCHOUR   | 12h    |
| RTC day of week           | RTCDOW    | 13h    |
| RTC days                  | RTCDAY    | 14h    |
| RTC month                 | RTCMON    | 15h    |
| RTC year low              | RTCYEARL  | 16h    |
| RTC year high             | RTCYEARH  | 17h    |
| RTC alarm minutes         | RTCAMIN   | 18h    |
| RTC alarm hours           | RTCAHOUR  | 19h    |
| RTC alarm day of week     | RTCADOW   | 1Ah    |
| RTC alarm days            | RTCADAY   | 1Bh    |
| Binary-to-BCD conversion  | BIN2BCD   | 1Ch    |
| BCD-to-binary conversion  | BCD2BIN   | 1Eh    |

### Table 6-39. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                          | REGISTER | OFFSET |
|-----------------------------------------------|----------|--------|
| 16-bit operand 1 – multiply                   | MPY      | 00h    |
| 16-bit operand 1 – signed multiply            | MPYS     | 02h    |
| 16-bit operand 1 – multiply accumulate        | MAC      | 04h    |
| 16-bit operand 1 – signed multiply accumulate | MACS     | 06h    |
| 16-bit operand 2                              | OP2      | 08h    |
| 16 x 16 result low word                       | RESLO    | 0Ah    |
| 16 x 16 result high word                      | RESHI    | 0Ch    |
| 16 x 16 sum extension                         | SUMEXT   | 0Eh    |
| 32-bit operand 1 – multiply low word          | MPY32L   | 10h    |
| 32-bit operand 1 – multiply high word         | MPY32H   | 12h    |
| 32-bit operand 1 – signed multiply low word   | MPYS32L  | 14h    |
| 32-bit operand 1 – signed multiply high word  | MPYS32H  | 16h    |



Table 6-39. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h) (continued)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 x 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |

Table 6-40. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h, DMA Channel 3: 0540h, DMA Channel 4: 0550h, DMA Channel 5: 0560h)

| REGISTER DESCRIPTION                      | REGISTER | OFFSET |
|-------------------------------------------|----------|--------|
| DMA general control: DMA module control 0 | DMACTL0  | 00h    |
| DMA general control: DMA module control 1 | DMACTL1  | 02h    |
| DMA general control: DMA module control 2 | DMACTL2  | 04h    |
| DMA general control: DMA module control 3 | DMACTL3  | 06h    |
| DMA general control: DMA module control 4 | DMACTL4  | 08h    |
| DMA general control: DMA interrupt vector | DMAIV    | 0Ah    |
| DMA channel 0 control                     | DMA0CTL  | 00h    |
| DMA channel 0 source address low          | DMA0SAL  | 02h    |
| DMA channel 0 source address high         | DMA0SAH  | 04h    |
| DMA channel 0 destination address low     | DMA0DAL  | 06h    |
| DMA channel 0 destination address high    | DMA0DAH  | 08h    |
| DMA channel 0 transfer size               | DMA0SZ   | 0Ah    |
| DMA channel 1 control                     | DMA1CTL  | 00h    |
| DMA channel 1 source address low          | DMA1SAL  | 02h    |
| DMA channel 1 source address high         | DMA1SAH  | 04h    |
| DMA channel 1 destination address low     | DMA1DAL  | 06h    |
| DMA channel 1 destination address high    | DMA1DAH  | 08h    |
| DMA channel 1 transfer size               | DMA1SZ   | 0Ah    |
| DMA channel 2 control                     | DMA2CTL  | 00h    |
| DMA channel 2 source address low          | DMA2SAL  | 02h    |
| DMA channel 2 source address high         | DMA2SAH  | 04h    |
| DMA channel 2 destination address low     | DMA2DAL  | 06h    |
| DMA channel 2 destination address high    | DMA2DAH  | 08h    |
| DMA channel 2 transfer size               | DMA2SZ   | 0Ah    |
| DMA channel 3 control                     | DMA3CTL  | 00h    |
| DMA channel 3 source address low          | DMA3SAL  | 02h    |
| DMA channel 3 source address high         | DMA3SAH  | 04h    |
| DMA channel 3 destination address low     | DMA3DAL  | 06h    |
| DMA channel 3 destination address high    | DMA3DAH  | 08h    |
| DMA channel 3 transfer size               | DMA3SZ   | 0Ah    |
| DMA channel 4 control                     | DMA4CTL  | 00h    |



# Table 6-40. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h, DMA Channel 3: 0540h, DMA Channel 4: 0550h, DMA Channel 5: 0560h) (continued)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 4 source address low       | DMA4SAL  | 02h    |
| DMA channel 4 source address high      | DMA4SAH  | 04h    |
| DMA channel 4 destination address low  | DMA4DAL  | 06h    |
| DMA channel 4 destination address high | DMA4DAH  | 08h    |
| DMA channel 4 transfer size            | DMA4SZ   | 0Ah    |
| DMA channel 5 control                  | DMA5CTL  | 00h    |
| DMA channel 5 source address low       | DMA5SAL  | 02h    |
| DMA channel 5 source address high      | DMA5SAH  | 04h    |
| DMA channel 5 destination address low  | DMA5DAL  | 06h    |
| DMA channel 5 destination address high | DMA5DAH  | 08h    |
| DMA channel 5 transfer size            | DMA5SZ   | 0Ah    |

### Table 6-41. USCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 0             | UCA0CTL0   | 00h    |
| USCI control 1             | UCA0CTL1   | 01h    |
| USCI baud rate 0           | UCA0BR0    | 06h    |
| USCI baud rate 1           | UCA0BR1    | 07h    |
| USCI modulation control    | UCA0MCTL   | 08h    |
| USCI status                | UCA0STAT   | 0Ah    |
| USCI receive buffer        | UCA0RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA0TXBUF  | 0Eh    |
| USCI LIN control           | UCA0ABCTL  | 10h    |
| USCI IrDA transmit control | UCA0IRTCTL | 12h    |
| USCI IrDA receive control  | UCA0IRRCTL | 13h    |
| USCI interrupt enable      | UCA0IE     | 1Ch    |
| USCI interrupt flags       | UCA0IFG    | 1Dh    |
| USCI interrupt vector word | UCA0IV     | 1Eh    |

#### Table 6-42. USCI\_B0 Registers (Base Address: 05E0h)

| REGISTER DESCRIPTION             | REGISTER  | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 0       | UCB0CTL0  | 00h    |
| USCI synchronous control 1       | UCB0CTL1  | 01h    |
| USCI synchronous bit rate 0      | UCB0BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB0BR1   | 07h    |
| USCI synchronous status          | UCB0STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCB0RXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB0TXBUF | 0Eh    |
| USCI I2C own address             | UCB0I2COA | 10h    |
| USCI I2C slave address           | UCB0I2CSA | 12h    |
| USCI interrupt enable            | UCB0IE    | 1Ch    |
| USCI interrupt flags             | UCB0IFG   | 1Dh    |
| USCI interrupt vector word       | UCB0IV    | 1Eh    |

### Table 6-43. USCI\_A1 Registers (Base Address: 0600h)

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 0             | UCA1CTL0   | 00h    |
| USCI control 1             | UCA1CTL1   | 01h    |
| USCI baud rate 0           | UCA1BR0    | 06h    |
| USCI baud rate 1           | UCA1BR1    | 07h    |
| USCI modulation control    | UCA1MCTL   | 08h    |
| USCI status                | UCA1STAT   | 0Ah    |
| USCI receive buffer        | UCA1RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA1TXBUF  | 0Eh    |
| USCI LIN control           | UCA1ABCTL  | 10h    |
| USCI IrDA transmit control | UCA1IRTCTL | 12h    |
| USCI IrDA receive control  | UCA1IRRCTL | 13h    |
| USCI interrupt enable      | UCA1IE     | 1Ch    |
| USCI interrupt flags       | UCA1IFG    | 1Dh    |
| USCI interrupt vector word | UCA1IV     | 1Eh    |

### Table 6-44. USCI\_B1 Registers (Base Address: 0620h)

| REGISTER DESCRIPTION             | REGISTER  | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 0       | UCB1CTL0  | 00h    |
| USCI synchronous control 1       | UCB1CTL1  | 01h    |
| USCI synchronous bit rate 0      | UCB1BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB1BR1   | 07h    |
| USCI synchronous status          | UCB1STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCB1RXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB1TXBUF | 0Eh    |
| USCI I2C own address             | UCB1I2COA | 10h    |
| USCI I2C slave address           | UCB1I2CSA | 12h    |
| USCI interrupt enable            | UCB1IE    | 1Ch    |
| USCI interrupt flags             | UCB1IFG   | 1Dh    |
| USCI interrupt vector word       | UCB1IV    | 1Eh    |

### Table 6-45. ADC12\_A Registers (Base Address: 0700h)

| REGISTER DESCRIPTION  | REGISTER   | OFFSET |
|-----------------------|------------|--------|
| ADC12 control 0       | ADC12CTL0  | 00h    |
| ADC12 control 1       | ADC12CTL1  | 02h    |
| ADC12 control 2       | ADC12CTL2  | 04h    |
| Interrupt flag        | ADC12IFG   | 0Ah    |
| Interrupt enable      | ADC12IE    | 0Ch    |
| Interrupt vector word | ADC12IV    | 0Eh    |
| ADC memory control 0  | ADC12MCTL0 | 10h    |
| ADC memory control 1  | ADC12MCTL1 | 11h    |
| ADC memory control 2  | ADC12MCTL2 | 12h    |
| ADC memory control 3  | ADC12MCTL3 | 13h    |
| ADC memory control 4  | ADC12MCTL4 | 14h    |
| ADC memory control 5  | ADC12MCTL5 | 15h    |
| ADC memory control 6  | ADC12MCTL6 | 16h    |
| ADC memory control 7  | ADC12MCTL7 | 17h    |
| ADC memory control 8  | ADC12MCTL8 | 18h    |



### Table 6-45. ADC12\_A Registers (Base Address: 0700h) (continued)

| REGISTER DESCRIPTION  | REGISTER    | OFFSET |
|-----------------------|-------------|--------|
| ADC memory control 9  | ADC12MCTL9  | 19h    |
| ADC memory control 10 | ADC12MCTL10 | 1Ah    |
| ADC memory control 11 | ADC12MCTL11 | 1Bh    |
| ADC memory control 12 | ADC12MCTL12 | 1Ch    |
| ADC memory control 13 | ADC12MCTL13 | 1Dh    |
| ADC memory control 14 | ADC12MCTL14 | 1Eh    |
| ADC memory control 15 | ADC12MCTL15 | 1Fh    |
| Conversion memory 0   | ADC12MEM0   | 20h    |
| Conversion memory 1   | ADC12MEM1   | 22h    |
| Conversion memory 2   | ADC12MEM2   | 24h    |
| Conversion memory 3   | ADC12MEM3   | 26h    |
| Conversion memory 4   | ADC12MEM4   | 28h    |
| Conversion memory 5   | ADC12MEM5   | 2Ah    |
| Conversion memory 6   | ADC12MEM6   | 2Ch    |
| Conversion memory 7   | ADC12MEM7   | 2Eh    |
| Conversion memory 8   | ADC12MEM8   | 30h    |
| Conversion memory 9   | ADC12MEM9   | 32h    |
| Conversion memory 10  | ADC12MEM10  | 34h    |
| Conversion memory 11  | ADC12MEM11  | 36h    |
| Conversion memory 12  | ADC12MEM12  | 38h    |
| Conversion memory 13  | ADC12MEM13  | 3Ah    |
| Conversion memory 14  | ADC12MEM14  | 3Ch    |
| Conversion memory 15  | ADC12MEM15  | 3Eh    |

### Table 6-46. DAC12\_A Registers (Base Address: 0780h)

| REGISTER DESCRIPTION                  | REGISTER      | OFFSET |
|---------------------------------------|---------------|--------|
| DAC12_A channel 0 control 0           | DAC12_0CTL0   | 00h    |
| DAC12_A channel 0 control 1           | DAC12_0CTL1   | 02h    |
| DAC12_A channel 0 data                | DAC12_0DAT    | 04h    |
| DAC12_A channel 0 calibration control | DAC12_0CALCTL | 06h    |
| DAC12_A channel 0 calibration data    | DAC12_0CALDAT | 08h    |
| DAC12_A channel 1 control 0           | DAC12_1CTL0   | 10h    |
| DAC12_A channel 1 control 1           | DAC12_1CTL1   | 12h    |
| DAC12_A channel 1 data                | DAC12_1DAT    | 14h    |
| DAC12_A channel 1 calibration control | DAC12_1CALCTL | 16h    |
| DAC12_A channel 1 calibration data    | DAC12_1CALDAT | 18h    |
| DAC12_A interrupt vector word         | DAC12IV       | 1Eh    |

### Table 6-47. Comparator\_B Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Comp_B control 0             | CBCTL0   | 00h    |
| Comp_B control 1             | CBCTL1   | 02h    |
| Comp_B control 2             | CBCTL2   | 04h    |
| Comp_B control 3             | CBCTL3   | 06h    |
| Comp_B interrupt             | CBINT    | 0Ch    |
| Comp_B interrupt vector word | CBIV     | 0Eh    |



### Table 6-48. LDO and Port U Configuration Registers (Base Address: 0900h)

| REGISTER DESCRIPTION | REGISTER  | OFFSET |
|----------------------|-----------|--------|
| LDO key/ID           | LDOKEYID  | 00h    |
| PU port control      | PUCTL     | 04h    |
| LDO power control    | LDOPWRCTL | 08h    |



### 6.13 Input/Output Schematics

### 6.13.1 Port P1, P1.0 to P1.7, Input/Output With Schmitt Trigger



Figure 6-2. Port P1 (P1.0 to P1.7) Schematic



### Table 6-49. Port P1 (P1.0 to P1.7) Pin Functions

| DINI NAME (D4)   |   | FUNCTION                      | CONTROL BIT | CONTROL BITS OR SIGNALS |  |  |
|------------------|---|-------------------------------|-------------|-------------------------|--|--|
| PIN NAME (P1.x)  | X | FUNCTION                      | P1DIR.x     | P1SEL.x                 |  |  |
| P1.0/TA0CLK/ACLK | 0 | P1.0 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.TA0CLK              | 0           | 1                       |  |  |
|                  |   | ACLK                          | 1           | 1                       |  |  |
| P1.1/TA0.0       | 1 | P1.1 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI0A capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.0 output            | 1           | 1                       |  |  |
| P1.2/TA0.1       | 2 | P1.2 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI1A capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.1 output            | 1           | 1                       |  |  |
| P1.3/TA0.2       | 3 | P1.3 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI2A capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.2 output            | 1           | 1                       |  |  |
| P1.4/TA0.3       | 4 | P1.4 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI3A capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.3 output            | 1           | 1                       |  |  |
| P1.5/TA0.4       | 5 | P1.5 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI4A capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.4 output            | 1           | 1                       |  |  |
| P1.6/TA0.1       | 6 | P1.6 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI1B capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.1 output            | 1           | 1                       |  |  |
| P1.7/TA0.2       | 7 | P1.7 (I/O)                    | I: 0; O: 1  | 0                       |  |  |
|                  |   | Timer TA0.CCI2B capture input | 0           | 1                       |  |  |
|                  |   | Timer TA0.2 output            | 1           | 1                       |  |  |



### 6.13.2 Port P2, P2.0 to P2.7, Input/Output With Schmitt Trigger



Figure 6-3. Port P2 (P2.0 to P2.7) Schematic



### Table 6-50. Port P2 (P2.0 to P2.7) Pin Functions

| DINI NIAME (DO) |   | FUNCTION                          | CONTR      | CONTROL BITS OR SIGNALS <sup>(1)</sup> |        |  |  |
|-----------------|---|-----------------------------------|------------|----------------------------------------|--------|--|--|
| PIN NAME (P2.x) | X | FUNCTION                          | P2DIR.x    | P2SEL.x                                | P2MAPx |  |  |
| P2.0/P2MAP0     | 0 | P2.0 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.1/P2MAP1     | 1 | P2.1 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.2/P2MAP2     | 2 | P2.2 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.3/P2MAP3     | 3 | P2.3 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.4/P2MAP4     | 4 | P2.4 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.5/P2MAP5     | 5 | P2.5 (I/O                         | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |
| P2.6/P2MAP6     | 6 | P2.6 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | Х          | 1                                      | ≤ 19   |  |  |
| P2.7/P2MAP7     | 7 | P2.7 (I/O)                        | I: 0; O: 1 | 0                                      |        |  |  |
|                 |   | Mapped secondary digital function | X          | 1                                      | ≤ 19   |  |  |

<sup>(1)</sup> X = Don't care



### 6.13.3 Port P3, P3.0 to P3.7, Input/Output With Schmitt Trigger



Figure 6-4. Port P3 (P3.0 to P3.7) Schematic



### Table 6-51. Port P3 (P3.0 to P3.7) Pin Functions

| DIN NAME (D2)     |   | FUNCTION                      | CONTROL BITS OR SIGNALS |            |         |
|-------------------|---|-------------------------------|-------------------------|------------|---------|
| PIN NAME (P3.x)   | Х | FUNCTION                      |                         | P3DIR.x    | P3SEL.x |
| P3.0/TA1CLK/CBOUT | 0 | P3.0 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA1.TA1CLK              |                         | 0          | 1       |
|                   |   | CBOUT                         |                         | 1          | 1       |
| P3.1/TA1.0        | 1 | P3.1 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA1.CCI0A capture input |                         | 0          | 1       |
|                   |   | Timer TA1.0 output            |                         | 1          | 1       |
| P3.2/TA1.1        | 2 | P3.2 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA1.CCI1A capture input |                         | 0          | 1       |
|                   |   | Timer TA1.1 output            |                         | 1          | 1       |
| P3.3/TA1.2        | 3 | P3.3 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA1.CCI2A capture input |                         | 0          | 1       |
|                   |   | Timer TA1.2 output            |                         | 1          | 1       |
| P3.4/TA2CLK/SMCLK | 4 | P3.4 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA2.TA2CLK              |                         | 0          | 1       |
|                   |   | SMCLK                         |                         | 1          | 1       |
| P3.5/TA2.0        | 5 | P3.5 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA2.CCI0A capture input |                         | 0          | 1       |
|                   |   | Timer TA2.0 output            |                         | 1          | 1       |
| P3.6/TA2.1        | 6 | P3.6 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA2.CCI1A capture input |                         | 0          | 1       |
|                   |   | Timer TA2.1 output            |                         | 1          | 1       |
| P3.7/TA2.2        | 7 | P3.7 (I/O)                    |                         | I: 0; O: 1 | 0       |
|                   |   | Timer TA2.CCI2A capture input |                         | 0          | 1       |
|                   |   | Timer TA2.2 output            |                         | 1          | 1       |



### 6.13.4 Port P4, P4.0 to P4.7, Input/Output With Schmitt Trigger



Figure 6-5. Port P4 (P4.0 to P4.7) Schematic



### Table 6-52. Port P4 (P4.0 to P4.7) Pin Functions

|                 |   |                                   | CONTROL BITS | CONTROL BITS OR SIGNALS |  |  |
|-----------------|---|-----------------------------------|--------------|-------------------------|--|--|
| PIN NAME (P4.x) | x | FUNCTION                          | P4DIR.x      | P4SEL.x                 |  |  |
| P4.0/TB0.0      | 0 | P4.0 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI0A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.0 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.1/TB0.1      | 1 | P4.1 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI1A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.1 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.2/TB0.2      | 2 | P4.2 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI2A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.2 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.3/TB0.3      | 3 | P4.3 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI3A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.3 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.4/TB0.4      | 4 | P4.4 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI4A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.4 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.5/TB0.5      | 5 | P4.5 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI5A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.5 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.6/TB0.6      | 6 | P4.6 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
|                 |   | Timer TB0.CCI6A capture input     | 0            | 1                       |  |  |
|                 |   | Timer TB0.6 output <sup>(1)</sup> | 1            | 1                       |  |  |
| P4.7/TB0OUTH/   | 7 | P4.7 (I/O)                        | I: 0; O: 1   | 0                       |  |  |
| SVMOUT          |   | Timer TB0.TB0OUTH                 | 0            | 1                       |  |  |
|                 |   | SVMOUT                            | 1            | 1                       |  |  |

<sup>(1)</sup> Setting TB0OUTH causes all Timer\_B configured outputs to be set to high impedance.



#### 6.13.5 Port P5, P5.0 and P5.1, Input/Output With Schmitt Trigger



Figure 6-6. Port P5 (P5.0 and P5.1) Schematic

Table 6-53. Port P5 (P5.0 and P5.1) Pin Functions

| DIN NAME (DE v)   | x FUNCTION | CONTROL BITS OR SIGNALS <sup>(1)</sup> |            |         |        |
|-------------------|------------|----------------------------------------|------------|---------|--------|
| PIN NAME (P5.x)   |            | FUNCTION                               | P5DIR.x    | P5SEL.x | REFOUT |
| P5.0/VREF+/VeREF+ | 0          | P5.0 (I/O) <sup>(2)</sup>              | I: 0; O: 1 | 0       | X      |
|                   |            | VeREF+ <sup>(3)</sup>                  | X          | 1       | 0      |
|                   |            | VREF+ <sup>(4)</sup>                   | X          | 1       | 1      |
| P5.1/VREF-/VeREF- | 1          | P5.1 (I/O) <sup>(2)</sup>              | I: 0; O: 1 | 0       | Х      |
|                   |            | VeREF- <sup>(5)</sup>                  | X          | 1       | 0      |
|                   |            | VREF- <sup>(6)</sup>                   | X          | 1       | 1      |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default condition

<sup>(3)</sup> Setting the P5SEL.0 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. An external voltage can be applied to VeREF+ and used as the reference for the ADC12\_A, Comparator\_B, or DAC12\_A.

<sup>(4)</sup> Setting the P5SEL.0 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. The ADC12\_A, VREF+ reference is available at the pin.

<sup>(5)</sup> Setting the P5SEL.1 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. An external voltage can be applied to VeREF- and used as the reference for the ADC12\_A, Comparator\_B, or DAC12\_A.

<sup>(6)</sup> Setting the P5SEL.1 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. The ADC12\_A, VREF- reference is available at the pin.

### 6.13.6 Port P5, P5.2 to P5.7, Input/Output With Schmitt Trigger



Figure 6-7. Port P5 (P5.2 to P5.7) Schematic

Table 6-54. Port P5 (P5.2 to P5.7) Pin Functions

| DIN NAME (DE V)     |   | FUNCTION   | CONTROL BIT | CONTROL BITS OR SIGNALS |  |  |
|---------------------|---|------------|-------------|-------------------------|--|--|
| PIN NAME (P5.x)     | X | FUNCTION   | P5DIR.x     | P5SEL.x                 |  |  |
| P5.2                | 2 | P5.2 (I/O) | I: 0; O: 1  | 0                       |  |  |
| P5.3                | 3 | P5.3 (I/O) | I: 0; O: 1  | 0                       |  |  |
| P5.4                | 4 | P5.4 (I/O) | I: 0; O: 1  | 0                       |  |  |
| P5.5                | 5 | P5.5 (I/O) | I: 0; O: 1  | 0                       |  |  |
| P5.6/ADC12CLK/DMAE0 | 6 | P5.6 (I/O) | I: 0; O: 1  | 0                       |  |  |
|                     |   | ADC12CLK   | 1           | 1                       |  |  |
|                     |   | DMAE0      | 0           | 1                       |  |  |
| P5.7/RTCCLK         | 7 | P5.7 (I/O) | I: 0; O: 1  | 0                       |  |  |
|                     |   | RTCCLK     | 1           | 1                       |  |  |



### 6.13.7 Port P6, P6.0 to P6.7, Input/Output With Schmitt Trigger



Figure 6-8. Port P6 (P6.0 to P6.7) Schematic



### Table 6-55. Port P6 (P6.0 to P6.7) Pin Functions

| DINI NIAME (DO)  |   | FUNCTION              |            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |        |          |           |  |  |
|------------------|---|-----------------------|------------|----------------------------------------|--------|----------|-----------|--|--|
| PIN NAME (P6.x)  | X | FUNCTION              | P6DIR.x    | P6SEL.x                                | CBPD.x | DAC12OPS | DAC12AMPx |  |  |
| P6.0/CB0/A0      | 0 | P6.0 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB0                   | Х          | Х                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A0 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.1/CB1/A1      | 1 | P6.1 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB1                   | Х          | Χ                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A1 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.2/CB2/A2      | 2 | P6.2 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB2                   | Х          | Х                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A2 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.3/CB3/A3      | 3 | P6.3 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB3                   | Х          | Х                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A3 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.4/CB4/A4      | 4 | P6.4 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB4                   | Х          | Х                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A4 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.5/CB5/A5      | 5 | P6.5 (I/O)            | I: 0; O: 1 | 0                                      | 0      | n/a      | n/a       |  |  |
|                  |   | CB5                   | Х          | Х                                      | 1      | n/a      | n/a       |  |  |
|                  |   | A5 <sup>(2) (3)</sup> | Х          | 1                                      | Х      | n/a      | n/a       |  |  |
| P6.6/CB6/A6/DAC0 | 6 | P6.6 (I/O)            | I: 0; O: 1 | 0                                      | 0      | Х        | 0         |  |  |
|                  |   | CB6                   | Х          | Х                                      | 1      | Х        | 0         |  |  |
|                  |   | A6 <sup>(2)</sup> (3) | Х          | 1                                      | Х      | Х        | 0         |  |  |
|                  |   | DAC0                  | Х          | Х                                      | Х      | 0        | >1        |  |  |
| P6.7/CB7/A7/DAC1 | 7 | P6.7 (I/O)            | I: 0; O: 1 | 0                                      | 0      | Х        | 0         |  |  |
|                  |   | CB7                   | Х          | Х                                      | 1      | Х        | 0         |  |  |
|                  |   | A7 <sup>(2) (3)</sup> | Х          | 1                                      | Х      | Х        | 0         |  |  |
|                  |   | DAC1                  | Х          | Х                                      | Х      | 0        | >1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting the P6SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(3)</sup> The ADC12\_A channel Ax is connected internally to AV<sub>SS</sub> if not selected by the respective INCHx bits.



### 6.13.8 Port P7, P7.2, Input/Output With Schmitt Trigger



Figure 6-9. Port P7 (P7.2) Schematic

### 6.13.9 Port P7, P7.3, Input/Output With Schmitt Trigger



Figure 6-10. Port P7 (P7.3) Schematic

Table 6-56. Port P7 (P7.2 and P7.3) Pin Functions

| PIN NAME (P5.x) | _ | FUNCTION                          | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |         |           |
|-----------------|---|-----------------------------------|----------------------------------------|---------|---------|-----------|
| FIN NAME (F5.X) | X | FUNCTION                          | P7DIR.x                                | P7SEL.2 | P7SEL.3 | XT2BYPASS |
| P7.2/XT2IN      | 2 | P7.2 (I/O)                        | I: 0; O: 1                             | 0       | X       | X         |
|                 |   | XT2IN crystal mode <sup>(2)</sup> | X                                      | 1       | X       | 0         |
|                 |   | XT2IN bypass mode <sup>(2)</sup>  | Х                                      | 1       | Х       | 1         |
| P7.3/XT2OUT     | 3 | P7.3 (I/O)                        | I: 0; O: 1                             | 0       | 0       | X         |
|                 |   | XT2OUT crystal mode (3)           | X                                      | 1       | X       | 0         |
|                 |   | P7.3 (I/O) <sup>(3)</sup>         | Х                                      | 1       | 0       | 1         |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P7SEL.2 causes the general-purpose I/O to be disabled. Pending the setting of XT2BYPASS, P7.2 is configured for crystal mode or bypass mode.

<sup>(3)</sup> Setting P7SEL.2 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P7.3 can be used as general-purpose I/O.



### 6.13.10 Port P7, P7.4 to P7.7, Input/Output With Schmitt Trigger



Figure 6-11. Port P7 (P7.4 to P7.7) Schematic



### Table 6-57. Port P7 (P7.4 to P7.7) Pin Functions

| DIN NAME (DZ)      |   | FUNCTION                |            | CONT    | ROL BITS OR | SIGNALS <sup>(1)</sup> |           |
|--------------------|---|-------------------------|------------|---------|-------------|------------------------|-----------|
| PIN NAME (P7.x)    | Х | FUNCTION                | P7DIR.x    | P7SEL.x | CBPD.x      | DAC12OPS               | DAC12AMPx |
| P7.4/CB8/A12       | 4 | P7.4 (I/O)              | I: 0; O: 1 | 0       | 0           | n/a                    | n/a       |
|                    |   | Comparator_B input CB8  | X          | Х       | 1           | n/a                    | n/a       |
|                    |   | A12 <sup>(2) (3)</sup>  | X          | 1       | Х           | n/a                    | n/a       |
| P7.5/CB9/A13       | 5 | P7.5 (I/O)              | I: 0; O: 1 | 0       | 0           | n/a                    | n/a       |
|                    |   | Comparator_B input CB9  | X          | Х       | 1           | n/a                    | n/a       |
|                    |   | A13 <sup>(2)</sup> (3)  | X          | 1       | Х           | n/a                    | n/a       |
| P7.6/CB10/A14/DAC0 | 6 | P7.6 (I/O)              | I: 0; O: 1 | 0       | 0           | Х                      | 0         |
|                    |   | Comparator_B input CB10 | X          | Х       | 1           | Х                      | 0         |
|                    |   | A14 <sup>(2) (3)</sup>  | Х          | 1       | Х           | Х                      | 0         |
|                    |   | DAC12_A output DAC0     | Х          | Х       | Х           | 1                      | >1        |
| P7.7/CB11/A15/DAC1 | 7 | P7.7 (I/O)              | I: 0; O: 1 | 0       | 0           | Х                      | 0         |
|                    |   | Comparator_B input CB11 | X          | Х       | 1           | Х                      | 0         |
|                    |   | A15 <sup>(2)</sup> (3)  | X          | 1       | Х           | Х                      | 0         |
|                    |   | DAC12_A output DAC1     | Х          | Х       | Х           | 1                      | >1        |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting the P7SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(3)</sup> The ADC12\_A channel Ax is connected internally to AV<sub>SS</sub> if not selected by the respective INCHx bits.



### 6.13.11 Port P8, P8.0 to P8.7, Input/Output With Schmitt Trigger



Figure 6-12. Port P8 (P8.0 to P8.7) Schematic

Table 6-58. Port P8 (P8.0 to P8.7) Pin Functions

| PIN NAME (P9.x)       | х | FUNCTION                     | CONTROL<br>SIGNA |         |
|-----------------------|---|------------------------------|------------------|---------|
| , ,                   |   |                              | P8DIR.x          | P8SEL.x |
| P8.0/TB0CLK           | 0 | P8.0 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | Timer TB0.TB0CLK clock input | 0                | 1       |
| P8.1/UCB1STE/UCA1CLK  | 1 | P8.1 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCB1STE/UCA1CLK              | X                | 1       |
| P8.2/UCA1TXD/UCA1SIMO | 2 | P8.2 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCA1TXD/UCA1SIMO             | X                | 1       |
| P8.3/UCA1RXD/UCA1SOMI | 3 | P8.3 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCA1RXD/UCA1SOMI             | X                | 1       |
| P8.4/UCB1CLK/UCA1STE  | 4 | P8.4 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCB1CLK/UCA1STE              | X                | 1       |
| P8.5/UCB1SIMO/UCB1SDA | 5 | P8.5 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCB1SIMO/UCB1SDA             | X                | 1       |
| P8.6/UCB1SOMI/UCB1SCL | 6 | P8.6 (I/O)                   | I: 0; O: 1       | 0       |
|                       |   | UCB1SOMI/UCB1SCL             | X                | 1       |
| P8.7                  | 7 | P8.7 (I/O)                   | I: 0; O: 1       | 0       |

<sup>(1)</sup> X = Don't care

### 6.13.12 Port P9, P9.0 to P9.7, Input/Output With Schmitt Trigger



Figure 6-13. Port P9 (P9.0 to P9.7) Schematic

Table 6-59. Port P9 (P9.0 to P9.7) Pin Functions

| DIN NAME (DO v) |   | FUNCTION   | CONTROL BITS OR SIGNALS |         |  |  |
|-----------------|---|------------|-------------------------|---------|--|--|
| PIN NAME (P9.x) | X | FUNCTION   | P9DIR.x                 | P9SEL.x |  |  |
| P9.0            | 0 | P9.0 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.1            | 1 | P9.1 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.2            | 2 | P9.2 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.3            | 3 | P9.3 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.4            | 4 | P9.4 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.5            | 5 | P9.5 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.6            | 6 | P9.6 (I/O) | I: 0; O: 1              | 0       |  |  |
| P9.7            | 7 | P9.7 (I/O) | I: 0; O: 1              | 0       |  |  |



### 6.13.13 Port PU.0, PU.1 Ports



Figure 6-14. Port U (PU.0 and PU.1) Schematic

Table 6-60. Port PU.0, PU.1 Functions<sup>(1)</sup>

| PUIPE | PUOPE | PUOUT1 | PUOUT0 | PU.1          | PU.0          | PORT U FUNCTION             |
|-------|-------|--------|--------|---------------|---------------|-----------------------------|
| 0     | 1     | 0      | 0      | Output low    | Output low    | Outputs enabled             |
| 0     | 1     | 0      | 1      | Output low    | Output high   | Outputs enabled             |
| 0     | 1     | 1      | 0      | Output high   | Output low    | Outputs enabled             |
| 0     | 1     | 1      | 1      | Output high   | Output high   | Outputs enabled             |
| 1     | 0     | X      | X      | Input enabled | Input enabled | Inputs enabled              |
| 0     | 0     | X      | X      | Hi-Z          | Hi-Z          | Outputs and inputs disabled |

<sup>(1)</sup> PU.1 and PU.0 inputs and outputs are supplied from LDOO. LDOO can be generated by the device using the integrated 3.3-V LDO when enabled. LDOO can also be supplied externally when the 3.3-V LDO is not being used and is disabled.

### 6.13.14 Port J, J.0 JTAG Pin TDO, Input/Output With Schmitt Trigger or Output



Figure 6-15. Port J (PJ.0) Schematic

## 6.13.15 Port J, J.1 to J.3 JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output



Figure 6-16. Port PJ (PJ.1 to PJ.3) Schematic



### Table 6-61. Port PJ (PJ.0 to PJ.3) Pin Functions

| PIN NAME (PJ.x) | х | FUNCTION                    | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |
|-----------------|---|-----------------------------|-------------------------------------------|
|                 |   |                             | PJDIR.x                                   |
| PJ.0/TDO        | 0 | PJ.0 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
|                 |   | TDO <sup>(3)</sup>          | X                                         |
| PJ.1/TDI/TCLK   | 1 | PJ.1 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
|                 |   | TDI/TCLK <sup>(3)</sup> (4) | X                                         |
| PJ.2/TMS        | 2 | PJ.2 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
|                 |   | TMS <sup>(3)</sup> (4)      | X                                         |
| PJ.3/TCK        | 3 | PJ.3 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
|                 |   | TCK <sup>(3)</sup> (4)      | X                                         |

X = Don't care

Default condition

The pin direction is controlled by the JTAG module.
In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.



### 6.14 Device Descriptors

Table 6-62 list the complete contents of the device descriptor tag-length-value (TLV) structure for each device type.

Table 6-62. MSP430F533x Device Descriptor Table (1)

| DESCRIPTION       |                                             | ADDRESS | SIZE    |          | VA       | LUE      |          |
|-------------------|---------------------------------------------|---------|---------|----------|----------|----------|----------|
|                   | DESCRIPTION                                 | ADDRESS | (bytes) | F5338    | F5336    | F5335    | F5333    |
|                   | Info length                                 | 01A00h  | 1       | 06h      | 06h      | 06h      | 06h      |
|                   | CRC length                                  | 01A01h  | 1       | 06h      | 06h      | 06h      | 06h      |
| Info Block        | CRC value                                   | 01A02h  | 2       | per unit | per unit | per unit | per unit |
| IUIO RIOCK        | Device ID                                   | 01A04h  | 2       | 812Ah    | 8128h    | 8127h    | 8125h    |
|                   | Hardware revision                           | 01A06h  | 1       | per unit | per unit | per unit | per unit |
|                   | Firmware revision                           | 01A07h  | 1       | per unit | per unit | per unit | per unit |
|                   | Die record tag                              | 01A08h  | 1       | 08h      | 08h      | 08h      | 08h      |
|                   | Die record length                           | 01A09h  | 1       | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
| Die Desemb        | Lot/wafer ID                                | 01A0Ah  | 4       | per unit | per unit | per unit | per unit |
| Die Record        | Die X position                              | 01A0Eh  | 2       | per unit | per unit | per unit | per unit |
|                   | Die Y position                              | 01A10h  | 2       | per unit | per unit | per unit | per unit |
|                   | Test results                                | 01A12h  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC12 calibration tag                       | 01A14h  | 1       | 11h      | 11h      | 11h      | 11h      |
|                   | ADC12 calibration length                    | 01A15h  | 1       | 10h      | 10h      | 10h      | 10h      |
|                   | ADC gain factor                             | 01A16h  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC offset                                  | 01A18h  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC 1.5-V reference temperature sensor 30°C | 01A1Ah  | 2       | per unit | per unit | per unit | per unit |
| ADC12 Calibration | ADC 1.5-V reference temperature sensor 85°C | 01A1Ch  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC 2.0-V reference temperature sensor 30°C | 01A1Eh  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC 2.0-V reference temperature sensor 85°C | 01A20h  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC 2.5-V reference temperature sensor 30°C | 01A22h  | 2       | per unit | per unit | per unit | per unit |
|                   | ADC 2.5-V reference temperature sensor 85°C | 01A24h  | 2       | per unit | per unit | per unit | per unit |

<sup>(1)</sup> NA = Not applicable



### 7 Device and Documentation Support

#### 7.1 Device Support

#### 7.1.1 Development Support

#### 7.1.1.1 Getting Started and Next Steps

For more information on the MSP430<sup>™</sup> family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

#### 7.1.1.2 Development Tools Support

All MSP430<sup>™</sup> microcontrollers are supported by a wide variety of software and hardware development tools. Tools are available from TI and various third parties. See them all at www.ti.com/msp430tools.

#### 7.1.1.2.1 Hardware Features

See the Code Composer Studio for MSP430 User's Guide (SLAU157) for details on the available features.

| MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS<br>(N) | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | LPMx.5<br>DEBUGGING<br>SUPPORT |
|------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|
| MSP430Xv2              | Yes            | Yes            | 8                       | Yes                       | Yes              | Yes                | Yes             | No                             |

#### 7.1.1.2.2 Recommended Hardware Options

### 7.1.1.2.2.1 Target Socket Boards

The target socket boards allow easy programming and debugging of the device using JTAG. They also feature header pin outs for prototyping. Target socket boards are orderable individually or as a kit with the JTAG programmer and debugger included. The following table shows the compatible target boards and the supported packages.

| PACKAGE           | TARGET BOARD AND PROGRAMMER BUNDLE | TARGET BOARD ONLY |
|-------------------|------------------------------------|-------------------|
| 100-pin LQFP (PZ) | MSP-FET430U100C                    | MSP-TS430PZ100C   |

#### 7.1.1.2.2.2 Experimenter Boards

Experimenter Boards and Evaluation kits are available for some MSP430 devices. These kits feature additional hardware components and connectivity for full system evaluation and prototyping. See <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a> for details.

#### 7.1.1.2.2.3 Debugging and Programming Tools

Hardware programming and debugging tools are available from TI and from its third party suppliers. See the full list of available tools at <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a>.

### 7.1.1.2.2.4 Production Programmers

The production programmers expedite loading firmware to devices by programming several devices simultaneously.

| PART NUMBER | PC PORT        | FEATURES                                                                            | PROVIDER          |
|-------------|----------------|-------------------------------------------------------------------------------------|-------------------|
| MSP-GANG    | Serial and USB | Program up to eight devices at a time. Works with a PC or as a stand-alone package. | Texas Instruments |

#### 7.1.1.2.3 Recommended Software Options

#### 7.1.1.2.3.1 Integrated Development Environments

Software development tools are available from TI or from third parties. Open source solutions are also available.

This device is supported by Code Composer Studio™ IDE (CCS).

#### 7.1.1.2.3.2 MSP430Ware

MSP430Ware is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 design resources, MSP430Ware also includes a high-level API called MSP430 Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware is available as a component of CCS or as a stand-alone package.

#### 7.1.1.2.3.3 TI-RTOS

TI-RTOS is a complete real-time operating system for the MSP430 microcontrollers. It combines a real-time multitasking kernel SYS/BIOS with additional middleware components. TI-RTOS is available free of charge and provided with full source code.

#### 7.1.1.2.3.4 Command-Line Programmer

MSP430 Flasher is an open-source, shell-based interface for programming MSP430 microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP430 Flasher can be used to download binary files (.txt or .hex) files directly to the MSP430 Flash without the need for an IDE.

#### 7.1.2 Device and Development Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP430 MCU devices and support tools. Each MSP430 MCU commercial family member has one of three prefixes: MSP, PMS, or XMS (for example, MSP430F5438A). TI recommends two of three possible prefix designators for its support tools: MSP and MSPX. These prefixes represent evolutionary stages of product development from engineering prototypes (with XMS for devices and MSPX for tools) through fully qualified production devices and tools (with MSP for devices and MSP for tools).

Device development evolutionary flow:

**XMS** – Experimental device that is not necessarily representative of the electrical specifications for the final device

**PMS** – Final silicon die that conforms to the electrical specifications for the device but has not completed quality and reliability verification

MSP - Fully qualified production device

Support tool development evolutionary flow:

MSPX - Development-support product that has not yet completed TI's internal qualification testing.

MSP - Fully-qualified development-support product

XMS and PMS devices and MSPX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices and MSP development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.



Predictions show that prototype devices (XMS and PMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZP) and temperature range (for example, T). Figure 7-1 provides a legend for reading the complete device name for any family member.



Figure 7-1. Device Nomenclature

specifications for this device.



#### 7.2 Documentation Support

The following documents describe the MSP430F533x devices. Copies of these documents are available on the Internet at www.ti.com.

#### 7.3 Related Links

Table 7-1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7-1. Related Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|---------------------|---------------------|---------------------|
| MSP430F5338 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430F5336 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430F5335 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430F5333 | Click here     | Click here   | Click here          | Click here          | Click here          |



#### 7.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.5 Trademarks

MSP430, Code Composer Studio, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 7.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.7 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### 7.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





5-Oct-2015

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type               | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                            | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430F5333IPZ   | ACTIVE | LQFP                       | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5333      | Samples |
| MSP430F5333IPZR  | ACTIVE | LQFP                       | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5333      | Samples |
| MSP430F5333IZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5333      | Samples |
| MSP430F5335IPZ   | ACTIVE | LQFP                       | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5335      | Samples |
| MSP430F5335IPZR  | ACTIVE | LQFP                       | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5335      | Samples |
| MSP430F5335IZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5335      | Samples |
| MSP430F5335IZQWT | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5335      | Samples |
| MSP430F5336IPZ   | ACTIVE | LQFP                       | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5336      | Samples |
| MSP430F5336IPZR  | ACTIVE | LQFP                       | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430F5336      | Samples |
| MSP430F5336IZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5336      | Samples |
| MSP430F5336IZQWT | NRND   | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5336      |         |
| MSP430F5338IPZ   | ACTIVE | LQFP                       | PZ      | 100  | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | M430F5338      | Samples |
| MSP430F5338IPZR  | ACTIVE | LQFP                       | PZ      | 100  | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | M430F5338      | Samples |
| MSP430F5338IZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR |              | M430F5338      | Samples |



### PACKAGE OPTION ADDENDUM

5-Oct-2015

| Orderable Device | Status | Package Type               | _       | Pins | _   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|---------|------|-----|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                            | Drawing |      | Qty | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430F5338IZQWT | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW     | 113  | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR |              | M430F5338      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Feb-2016

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type                  | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F5333IZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F5335IZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F5335IZQWT | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F5336IZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F5336IZQWT | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F5338IZQWR | BGA MI<br>CROSTA<br>R JUNI       | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Feb-2016

| Device           |                                  | Package<br>Drawing |     | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|-----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|                  | OR                               |                    |     |     |                          |                          |            |            |            |            |           |                  |
| MSP430F5338IZQWT | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113 | 250 | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |



### \*All dimensions are nominal

| Device           | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F5333IZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F5335IZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F5335IZQWT | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 250  | 213.0       | 191.0      | 55.0        |
| MSP430F5336IZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F5336IZQWT | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 250  | 213.0       | 191.0      | 55.0        |
| MSP430F5338IZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F5338IZQWT | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 250  | 213.0       | 191.0      | 55.0        |

### ZQW (S-PBGA-N113)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225
- D. This is a Pb-free solder ball design.

MicroStar Junior is a trademark of Texas Instruments.



### PZ (S-PQFP-G100)

#### PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity